ECSE 4770 LAB 3 REPORT

Yuchen Wang, Rin: 661960546, section 2

Partner: Yilu Zhou, Rin: 661931826, section 2

**Abstract** 

The purpose of this lab is helping student build a state machine that can be applied in the

real world. The state machine should be able to respond to inputs and sequence outputs

correctly.

The requirements for this lab is to build the controller for a stopwatch timer. In this lab

only the stopwatch controller need to be built. It will be used in Lab 4 to implement the

whole timer. So the input and output pings should not be registered and the name needs

to be consistent with those given in the lab instruction. File name should be

stopwatch\_controller.v.

Overall design description

All the inputs and outputs are wire. To apply always and condition function in the

Verilog, there are temporary variable in the program that are registers. But they

transformed to wire when output the data.

The address latch and memory latch are connected to 1 kHz clock. Here Memory is

always enable, only the Read/Write signal control when it should be read or write. For

- most case, the memory is read only, only when the counter is running and SA is pressed, the machine will enable memory write to record the time.
- The basic idea of this controller is set correct states and link them together with proper conditions. To make the controller works as expected, students designed 8 states for the state machine, 2 for START/STOP and COUNTER/SPLIT switch debouncing, the rest 6 are the running state of the machine.
- State for debouncing: SSD and CSD, They will hold the state and make the machine do
  nothing until the START/STOP and COUNTER/SPLIT are depressed. The controller
  will work until next positive edge of the input clock.
- Remaining 6 state: COUNT, WAIT, SHOW, ADDL, MEML, and SAVE. COUNT state is when the timer is running, it shows the timer on the LED. SAVE state is for saving the time to the memory. SHOW is the state to show the time saved in the memory, this will be change the MUX\_C output. WAIT is for the state that hold the state. ADDL is the state to use address latch. MEML is the state to use memory latch.

# **Schematic and State Diagram**



Figure: RTL view



Figure: State Diagram

According to the requirements, 0000 is the state before reset pressed. Wait state wait until the beginning of running or request latches. When stop by the SS or need for reading by CS, the machine is also in the WAIT state.

Count state is the state for the timer running, it can be recovered from a memory reading(MEML), and wait state. In count state, the save state can be triggered by SA switch. When saving the data, ADDL, address latch need to be triggered to locate the place of memory. SHOW state change the MUX\_C, show the data in the memory.

SSD and CSD are for debounce, they control the machine instead of SS and CS. SSD and CSD turns to low before the next rising clock edge when the SS and CS are released.

#### Code

```
// Lab3 Yilu Zhou, Yuchen Wang
module stopwatch controller(input SS,
                            input CS,
                            input RST,
                            input SA,
                            input CLK,
                            output ADDLATCH,
                            output ME,
                            output MW,
                            output MEMLATCH,
                            output LD,
                            output E,
                            output CLR,
                            output MUXC);
    // Define the states numbers.
    parameter STOP = 0;
    parameter COUNT = 1;
    parameter WAIT = 2;
    parameter ADDL = 3;
    parameter MEML = 4;
    parameter SHOW = 5;
    parameter SAVE = 6;
    parameter SSD
                   = 7;
    parameter CSD
                   = 8;
    // Define registers to record the stopwatch controller status.
    reg ADDLATCH TMP;
```

```
reg ME_TMP;
reg MW TMP;
reg MEMLATCH_TMP;
reg LD TMP;
reg E_TMP;
reg CLR_TMP;
reg MUXC TMP;
reg [3:0] state;
reg [4:0] SA STATE;
reg COUNTS, SAVES;
reg SSS, CSS;
// Define the power-on reset initialization.
initial begin
   ADDLATCH TMP = 0; // Keep latch at logic low.
   MEMLATCH_{TMP} = 0;
               = 1; // Set to enable RAM to reset data.
   ME TMP
                = 1; // Set to write mode to save 0.
   MW TMP
   LD TMP
                = 1; // Active low, so set high to inactive.
                = 0; // Stop the counter
   E TMP
                = 0; // Clear the counter.
   CLR_TMP
                = 1; // Select the cleared counter output.
   MUXC TMP
   SSS
                = 0; // Reg to save SS press.
   CSS
                = 0; // Reg to save CS press.
               = 0; // Reg to save number of ms of SA.
   SA STATE
   COUNTS
                = 0;
                = 0; // Reg to save the current state.
    state
// Define different states.
always @(state) begin
   case (state)
        SSD: begin
           // SSD is the state to wait until SS is released.
           $display("DEB: SSD");
        end
       CSD: begin
            // CSD is the state to wait until CS is released.
           $display("DEB: CSD");
        STOP: begin
            // STOP is the state to stop counting.
           $display("STOP");
           ME TMP <= 0; // Enable memory
           MW_TMP <= 1; // Diable memory write
           E TMP <= 0; // Stop the counter
```

```
MUXC TMP <= 1; // Show the counter value
COUNT: begin
   // COUNT is the state to counting.
   $display("COUNT");
                  <= 0; // Enable memory
   ME TMP
                 <= 1; // Memory read-only
   MW TMP
   E_TMP
                  <= 1; // Start the counter
   MUXC TMP <= 1; // show the counter value
   //MEMLATCH TMP <= 0;</pre>
WAIT: begin
   $display("WAIT");
   // WAIT is the state when counters are stopped and CS has been
   // pressed and released.
                <= 0; // Enable memory
   ME TMP
                  <= 1; // Memory read-only
   MW TMP
   E TMP
                  <= 0; // Stop the counter
                  <= 0; // Show the ram output
   MUXC TMP
    //MEMLATCH TMP <= 0;</pre>
ADDL: begin
   $display("ADDL");
MEML: begin
   $display("MEML");
SHOW: begin
    // SHOW is the state when the timer is in WAIT state and SA is
   // valid.
   $display("SHOW");
   ME_TMP <= 0; // Enable memory</pre>
   MW TMP <= 1; // Memory read-only
   E TMP <= 0; // Stop the counter
   MUXC_TMP <= 0; // Show the ram output
SAVE: begin
    // SAVE is the state when the timer is in COUNT state and SA is
    // valid.
   $display("SAVE");
   ME TMP <= 0; // Enable memory
   MW TMP <= 0; // Memory write
   E TMP <= 1; // Counter enabled
   MUXC_TMP <= 1; // Show the counter output</pre>
end
```

```
endcase
// To avoid the use of output reg, use temp reg and wire as output.
assign ADDLATCH = ADDLATCH_TMP;
assign ME
                = ME TMP;
assign MW
                = MW TMP;
assign MEMLATCH = MEMLATCH_TMP;
assign LD
               = LD TMP;
assign E
               = E TMP;
assign CLR
               = CLR TMP;
              = MUXC TMP;
assign MUXC
always @(posedge CLK) begin
    if (RST) begin // RST is high, keep resetting
        CLR_TMP <= 0; // Clear the counter</pre>
        LD_TMP <= 1; // Do not load counter
        state
                <= STOP;
    else begin if (SS || CS || SA) begin
    if (SA) begin
        SA_STATE <= SA_STATE + 1; // Record the number of ms of SA.
        if (SA STATE == 9) begin
            SA STATE
                         <= 0; // If reach 10 ms, reset register.
            ADDLATCH TMP <= 0;
            MEMLATCH_TMP <= 0;</pre>
        if (SS) begin // SS is pressed.
            SSS <= 1;
            state <= SSD;</pre>
        else if (CS) begin // CS is pressed.
            CSS
                <= 1;
            state <= CSD;</pre>
            case(state)
                STOP: begin
                    if (SSS && !SS) begin
                         // SS has been pressed and released.
                        CLR_TMP <= 0; // Clear the counter</pre>
                        LD TMP <= 1; // Do not load counter
```

```
SSS
                <= 0; // Change SSS back to 0
                <= COUNT;
        state
    else if (CSS && !CS) begin
        CLR_TMP <= 1; // Do not clear the counter</pre>
        LD TMP <= 1; // Do not load counter
        CSS
                <= 0; // Change CSS back to 0
        state
                <= WAIT;
    else begin
        // Loop back to STOP.
        CLR_TMP <= 1; // Hold the counter value</pre>
        LD TMP <= 1; // Do not load counter
        state
                <= STOP;
COUNT: begin
    if (SA STATE == 1) begin
        CLR_TMP <= 1; // Do not clear counter</pre>
        LD_TMP <= 1; // Do not load counter
        SAVES
                <= 1;
        state
                <= ADDL;
    else if (SSS && !SS) begin
        CLR_TMP <= 1; // Do not clear counter</pre>
        LD TMP <= 1; // Do not load counter
        SSS
                <= 0; // Change SSS back to 0
                <= STOP;
        state
    else begin
        // Continue counting.
        CLR_TMP <= 1; // Do not clear counter</pre>
        LD TMP <= 1; // Do not load counter
                <= COUNT;
        state
end
SAVE: begin
    // Save the time to the memory module.
    CLR TMP
                 <= 1; // Do not clear counter
                 <= 1; // Do not load counter
    LD TMP
    ADDLATCH_TMP <= 0;
    state
                 <= COUNT;
```

```
end
WAIT: begin
    if (CSS && !CS) begin
        // CS has been presses and releases.
        CLR_TMP <= 1; // Do not clear counter</pre>
        LD_TMP <= 1; // Do not load counter
        CSS
                <= 0; // Change CSS back to 0
        state
                <= STOP;
    end
    else if (SSS && !SS) begin
        // CS has been pressed and released.
        CLR TMP <= 1; // Do not clear counter
        LD_TMP <= 0; // Load counter
        SSS
                <= 0; // Change SSS back to 0
        COUNTS <= 1;
        SAVES
                <= 0;
        state
                <= ADDL;
    end
    else if (SA STATE == 1) begin
        CLR_TMP <= 1; // Do not clear counter</pre>
        LD_TMP <= 1; // Do not load counter
        COUNTS <= 0; // Do not contine counting
        SAVES
                <= 0;
        state
                <= ADDL;
    else begin
        // Continue waiting.
        CLR TMP <= 1; // Do not clear counter</pre>
        LD_TMP <= 1; // Do not load counter
                <= WAIT;
        state
end
ADDL: begin
    //ADDLATCH_TMP <= 1;</pre>
    MEMLATCH TMP <= 0;
    if(COUNTS) begin
        ADDLATCH_TMP <= 0;
        state <= MEML;</pre>
    end
    else if (SAVES) begin
        ADDLATCH_TMP <= 1;
        state <= SAVE;</pre>
    else begin
```

```
ADDLATCH_TMP <= 1;
             state <=MEML;</pre>
        SAVES <= 0;
    MEML: begin
        ADDLATCH_TMP <= 0;
        MEMLATCH_TMP <= 1;</pre>
        if (COUNTS == 0) begin
             state <= WAIT;</pre>
        else begin
             state <= COUNT;</pre>
        COUNTS <= 0;
    SHOW: begin
        // Immediaely goes back to WAIT after showing the
        CLR_TMP <= 1; // Do not clear counter</pre>
        LD_TMP <= 1; // Do not load counter
        state <= WAIT;</pre>
endcase
endmodule
```

### **Simulation**



Since the simulation time restriction in the Quartus, The frequency is changed here to make a simulation.

In this time diagram, After press RST turning the machine on, SS is pressed. Then the machine clear the timer to start a new count. Near the 160ns, SA is pressed to save a time to the memory. The Memory latch positive edge is triggered, and the memory change to write mode.

After the SS pressed agagin, the timer stopped, E turns to 0. Then the CS is pressed, the machine change to a show mode.



The second simulation case is from Verilog simulation. This is a simulation for loading the data from memory and operation. Near 150ms, the SA is pressed when the timer stopped and CS is pressed. The address latch first triggered, then the memory latch is triggered to read the data.

After this action, CS is pressed twice to check if the loading function can work properly. Then SS pressed, the LD is triggered to load the data to the timer. And MUXC show the timer number.



The Time between 100ms and 130ms shows that when timer is running, the CS switch will not effect the running state. After the SS is pressed to stop the timer, CS can trigger the change between showing the memory data or the timer data on the LED by MUXC.

## Verification

The verification of the data is by the Verilog simulation and Quartus simulation. The test case is written according to the description and requirements in the lab instruction.\

# Conclusion

In this lab a state machine is built. To implement a state machine with serval states is difficult. It is significant to make every link between all the states. Additionally, the lab is hard to debug. It is hard for students to check if their design is correct.