

# **AN5020**

## Interfacing LVDS, LVPECL, CML, HCSL/LPHCSL

#### 1.0 INTRODUCTION

When dealing with high-speed signaling, interconnects between components must be treated as transmission lines. Additionally, line termination must be considered with special care to avoid impedance mismatching and line discontinuities, which can lead to signal reflections and performance degradation.

This application note gives an overview of different transmission line termination techniques to interface between devices with similar or different I/O technologies (LVPECL, LVDS, CML, HCSL, LP-HCSL).

Proper line termination should maintain impedance matching and provide the right signal translation to avoid I/O incompatibilities which can lead to device malfunction, eventual reliability issues, and—in the worst case scenario—devices damage.

## **AN5020**

## **TABLE OF CONTENTS**

| Section 1.0, Introduction                               |    |
|---------------------------------------------------------|----|
| Section 2.0, DC Coupling vs. AC Coupling                |    |
| Section 3.0, Driver Output/Receiver Input Voltage Level | 3  |
| Section 4.0, DC Coupling                                |    |
| Section 4.1, DC Coupling LVDS Driver                    | 4  |
| Section 4.2, DC Coupling LVPECL Driver                  | 7  |
| Section 4.3, DC Coupling CML Driver                     | 12 |
| Section 4.4, DC Coupling HCSL/LPHCSL Driver             | 13 |
| Section 5.0, AC Coupling                                | 14 |
| Section 5.1, AC Coupling LVDS Driver                    | 14 |
| Section 5.2, AC Coupling LVPECL Driver                  | 16 |
| Section 5.3, AC Coupling CML Driver                     | 18 |
| Section 5.4, AC Coupling HCSL Driver                    | 21 |

#### 2.0 DC COUPLING VS. AC COUPLING

DC coupling offers the advantage over AC coupling of less components count and less power consumption. However, while DC coupling, devices from different vendors or devices of different technology I/Os compatibility between driver's output signal level and receiver's input signal level range is not always guaranteed and, in some cases, comes with the price of adding more components with increase in power consumption and in many cases DC coupling is not possible at all leaving AC coupling as the only solution.

AC coupling blocks the DC bias between the driver's output and the receiver's input thus eliminating the issue of common mode voltage incompatibility between them. The receiver's input can then be biased at the optimum levels that offers the best performance in terms of jitter, duty cycle distortion, and crossing. While there is no issue with AC coupling clock signals, AC coupling data signals requires that the data be DC-balanced (same overall number of zeros and ones) to avoid signal decay, in the absence of transitions (during long chains of identical bits), at the two ends of the receiver termination to the same level, which will reduce noise margin.

#### 3.0 DRIVER OUTPUT/RECEIVER INPUT VOLTAGE LEVEL



FIGURE 1: DRIVER'S OUTPUT AND RECEIVER'S INPUT VOLTAGE LEVEL.

Figure 1 shows the case where the driver's output and the receiver's input have the same common mode voltage and the driver's output signal levels fall within the receiver's input signal level range. This is the case we face when interfacing devices with the same logic especially when they are from the same manufacturer. It is the ideal case for DC coupling between the two devices.

Unfortunately, that's not always the case and sometimes even interfacing between devices of the same logic from different manufacturers requires special care when DC coupling. When the gap between the common mode voltage of the receiver's input and the common mode of the driver's output is too large, DC coupling becomes impossible, and AC coupling must be used to keep the driver and receiver at their sweet spots of operation. Figure 2 shows operating levels of most Microchip SYxxx products family that we'll be referring to in this application note.



FIGURE 2: DIFFERENT I/O TECHNOLOGY INPUT/OUTPUT LEVELS.

## 4.0 DC COUPLING

## 4.1 DC Coupling LVDS Driver

#### 4.1.1 DC COUPLING LVDS DRIVER TO LVDS RECEIVER

Just connect the LVDS output to the LVDS input and if the receiver doesn't have internal termination terminate with external  $100\Omega$  differential close to the receiver input.



FIGURE 3: RECEIVER WITHOUT INTERNAL TERMINATION.



FIGURE 4: RECEIVER WITH INTERNAL TERMINATION.

#### 4.1.2 DC COUPLING LVDS DRIVER TO LVPECL RECEIVER



FIGURE 5: DC COUPLING LVDS TO LVPECL.

Even though the difference between the common mode voltage, 1.2V for LVDS vs VCC-1.3V for LVPECL, this circuit will work fine in most cases due to the wide common mode range of the LVPECL input and the relatively small swing of LVDS (400 mV) which will not cause the saturation of the LVPECL input stage current source.

Another solution to DC couple LVDS to LVPECL is to use a resistor network to shift the DC level from LVD common mode voltage (1.2V) to LVPECL common mode voltage (VCC-1.3V). This can be achieved using the circuit in Figure 6. Resistors values can be calculated from the following equations dictated by the circuit constraints:

LVDS common mode voltage at point A:

#### **EQUATION 1:**

$$\frac{R1}{R2+R3} \times V_{CC} = 1.2V$$

LVPECL common mode voltage at point B:

#### **EQUATION 2:**

$$\frac{R1 + R2}{R1 + R2 + R3} \times V_{CC} = V_{CC} - 1.3V$$

#### **EQUATION 3:**

$$\left(\frac{R0}{2}\right) \| (R1 \| (R2 + R3)) = 50$$

Considering  $V_{CC}$  = 3.3V and solving Equation 1 and Equation 2 leads to R2 = 0.615R3 and R1 = 0.571 (R2 + R3). For R2 =  $200\Omega$ , R3 =  $325\Omega$  ( $324\Omega$  normalized), and R1 =  $299\Omega$  ( $301\Omega$  normalized). Then, Equation 3 leads to R0 =  $136\Omega$  ( $137\Omega$  normalized).

Selecting high value resistors has the advantage of low power consumption while lower value resistors allow the circuit to perform better at higher frequencies.



FIGURE 6: DC COUPLING LVDS DRIVER TO CML RECEIVER.

#### 4.1.3 DC COUPLING LVDS DRIVER TO CML RECEIVER

Due to the large gap between the LVDS and CML common mode voltage it's not practical to DC couple LVDS driver to CML receiver and vice versa.

## 4.2 DC Coupling LVPECL Driver

## 4.2.1 DC COUPLING LVPECL DRIVER TO LVPECL RECEIVER



FIGURE 7: DC COUPLING LVPECL TO LVPECL.



FIGURE 8: DC COUPLING LVPECL TO LVPECL.

In Figure 7, the Thevenin termination is equivalent to the  $50\Omega$  to  $V_{CC}$  - 2V standard LVPECL termination and satisfy Equation 4 and Equation 5.

#### **EQUATION 4:**

$$\frac{R1 \times R2}{R1 + R2} = 50$$

#### **EQUATION 5:**

$$\frac{R2}{R1 + R2} \times V_{CC} = V_{CC} - 2$$

The R1 and R2 solutions are:

$$R1 = \frac{50 \times V_{CC}}{V_{CC} - 2}$$

$$R2 = 25 \times V_{CC}$$

For 
$$V_{CC}$$
 = 3.3V: R1 = 127 $\Omega$ , R2 = 82.5 $\Omega$ 

In Figure 8, the value of R is calculated as follows:

The voltage at the node between R and the  $50\Omega$  is  $V_{CC}$  – 2V (PECL termination:  $50\Omega$  to  $V_{CC}$  – 2V) and the current flowing through R is the sum of the currents flowing through the two  $50\Omega$  termination resistors.

#### **EQUATION 6:**

$$I = \frac{V_{OH} - (V_{CC} - 2)}{50} + \frac{V_{OL} - (V_{CC} - 2)}{50}$$
$$I = \frac{(V_{OH} + V_{OL}) - (2V_{CC} + 4)}{50}$$

#### **EQUATION 7:**

$$R = \frac{V_{CC} - 2}{1} = \frac{50 \times (V_{CC} - 2)}{(V_{OH} + V_{OL}) - (2V_{CC} + 4)}$$

If we consider SY58012U as a driver, the following table shows R0 values for  $V_{CC}$  = 3.3V and 2.5V.

TABLE 4-1: RO VALUES FOR  $V_{CC} = 3.3V$  AND 2.5V

| V <sub>cc</sub> | V <sub>OH</sub>          | $V_{OL}$                 | R   |
|-----------------|--------------------------|--------------------------|-----|
| 3.3V            | V <sub>CC</sub> – 0.895V | \/ 1.605\/               | 40Ω |
| 2.5V            |                          | V <sub>CC</sub> – 1.695V | 18Ω |

## 4.2.2 DC COUPLING LVPECL DRIVER TO LVDS RECEIVER



FIGURE 9: DC COUPLING LVPECL TO LVDS.



FIGURE 10: DC COUPLING LVPECL TO LVDS WITH INTERNAL DIFFERENTIAL  $100\Omega$  TERMINATION.

The voltages at nodes A and B in both Figure 9 and Figure 10 are:

- A:  $V_{CM}$  (LVPECL) =  $V_{CC} 1.3V = 2V$
- B: V<sub>CM</sub> (LVDS) = 1.2V

## **AN5020**

In Figure 9, we have the following:

#### **EQUATION 8:**

$$(R2+R3)/(R1+R2+R3)\times 3.3 = 2$$

#### **EQUATION 9:**

$$R3 \parallel (R1 + R2 + R3) \times 2 = 1.2$$

## **EQUATION 10:**

$$R1 \parallel (R2 + R3) = 50$$

The values of R1, R2, and R3 satisfying Equation 8, Equation 9, and Equation 10 for Figure 9 are:

- R1 = 82.5Ω
- R2 = 51Ω
- R3 =  $75.8\Omega$

In Figure 10, where the receiver has internal differential  $100\Omega$  termination, we have:

## **EQUATION 11:**

$$(R2+R3)/(R1+R2+R3) \times 3.3 = 2$$

## **EQUATION 12:**

$$(R3)/(R1+R2+R3)\times 2 = 1.2$$

#### **EQUATION 13:**

$$R1 \parallel (R2 + R3 \parallel 50) = 50$$

The values of R1, R2, and R3 satisfying Equation 11, Equation 12, and Equation 13 for Figure 10 are:

- R1 =  $102\Omega$
- $R2 = 63.4\Omega$
- R3 =  $95.3\Omega$

## 4.2.3 DC COUPLING LVPECL DRIVER TO CML RECEIVER

It is not recommended to DC couple LVPECL to CML unless AC coupling cannot be used due, for example, to unbalanced data. In this case, the diagram in Figure 11 can be used. From the LVPECL output, the resistor network is seen as a Thevenin termination with 82.5 $\Omega$  to GND and 208 // (275 + 50) = 127 $\Omega$  to VCC. The CML input is biased with the 50 $\Omega$  to VCC.



FIGURE 11: DC COUPLING LVPECL TO CML.

## 4.3 DC Coupling CML Driver

## 4.3.1 DC COUPLING CML DRIVER TO CML RECEIVER



FIGURE 12: DC COUPLING CML TO CML (DRIVER WITH INTERNAL TERMINATION).



FIGURE 13: DC COUPLING CML TO CML (DRIVER WITHOUT INTERNAL TERMINATION).

Due to the high common mode voltage of the CML driver ( $V_{CC}$  – 200 mV), it's difficult if not impossible to DC couple the CML driver to other logics.

## 4.4 DC Coupling HCSL/LPHCSL Driver

#### 4.4.1 DC COUPLING HCSL/LPHCSL DRIVER TO HCSL RECEIVER



FIGURE 14: DC COUPLING HCSL TO HCSL.



FIGURE 15: DC COUPLING LPHCSL TO HCSL.

LPHCSL doesn't require the  $50\Omega$  termination to GND necessary for the HCSL driver, which needs a path to ground. Due to the low common mode voltage of the HCSL/LPHCS driver (250 mV – 55 mV), it's difficult if not impossible to DC couple the HCSL/LPHCSL driver to other logics.

## 5.0 AC COUPLING

## 5.1 AC Coupling LVDS Driver

#### 5.1.1 AC COUPLING LVDS DRIVER TO LVDS RECEIVER



FIGURE 16: AC COUPLING LVDS TO LVDS.

For an LVDS receiver without internal termination, the termination network in Figure 16 sets the appropriate termination at the receiver input and sets the LVDS input common mode voltage (1.2V). If the receiver has internal termination, the external network used to generate the common mode voltage (1.2V) should use high value resistors to preserve the transmission line termination ( $100\Omega$  differential). In Figure 17, the  $5.1K\Omega$  and  $9.1K\Omega$  resistor values set the common mode voltage to 1.2V.



FIGURE 17: AC COUPLING LVDS TO LVDS (RECEIVER WITH INTERNAL TERMINATION).

#### 5.1.2 AC COUPLING LVDS DRIVER TO LVPECL RECEIVER



FIGURE 18: AC COUPLING LVDS TO LVPECL.

The termination network in Figure 18 restores the LVPECL input common mode voltage (VCC - 1.3V = 2V) and provide  $50\Omega$  line termination (100 differential). If the receiver has a VBB (2V) bias source, just terminate each input with a  $50\Omega$  to VBB. To interface to Microchip SYxxx products with "Any IN Input" with internal  $50\Omega$  termination to VT and VREF\_AC pin, just connect the VT pin to the VREF\_AC pin.

#### 5.1.3 AC COUPLING LVDS DRIVER TO CML RECEIVER



FIGURE 19: AC COUPLING LVDS TO CML.

The  $50\Omega$  resistors provide the bias to the CML input and the  $100\Omega$  differential termination to the LVDS driver.

#### 5.1.4 AC COUPLING LVDS DRIVER TO HCSL RECEIVER



FIGURE 20: AC COUPLING LVDS TO HCSL.

The  $471\Omega/56\Omega$  network sets the HCSL receiver common mode voltage to about 400 mV.

## 5.2 AC Coupling LVPECL Driver

## 5.2.1 AC COUPLING LVPECL DRIVER TO LVPECL RECEIVER



FIGURE 21: AC COUPLING LVPECL TO LVPECL.

The  $82.5\Omega/127\Omega$  network terminates the line with  $50\Omega$  and sets the LVPECL input common mode voltage to  $V_{CC}-1.3V$  (2V).

#### 5.2.2 AC COUPLING LVPECL DRIVER TO LVDS RECEIVER



FIGURE 22: AC COUPLING LYPECL TO LYDS.

The 150 $\Omega$  is the equivalent termination to LVPECL output. The 5.1K $\Omega$ /9.1K $\Omega$  network sets the LVDS input common mode voltage to 1.2V.

## 5.2.3 AC COUPLING LYPECL DRIVER TO CML RECEIVER



FIGURE 23: AC COUPLING LVPECL TO CML.

The  $50\Omega$  resistors terminate the line and bias the CML input while the series resistor attenuates the LVPECL signal to be within range for CML input.

#### 5.2.4 AC COUPLING LVPECL DRIVER TO HCSL RECEIVER



FIGURE 24: AC COUPLING LVPECL TO HCSL.

The  $471\Omega/56\Omega$  network provide a  $50\Omega$  line termination and set the HCSL input common voltage close to 400 mV.

## 5.3 AC Coupling CML Driver

## 5.3.1 AC COUPLING CML DRIVER TO CML RECEIVER



FIGURE 25: AC COUPLING CML TO CML (DRIVER WITH INTEGRATED  $50\Omega$  TERMINATION TO VCC).



FIGURE 26: AC COUPLING CML TO CML (DRIVER WITHOUT INTEGRATED  $50\Omega$  TERMINATION TO VCC).

If the driver doesn't have internal  $50\Omega$  termination to VCC, the output must be terminated outside before the coupling cap.

#### 5.3.2 AC COUPLING CML DRIVER TO LVDS RECEIVER



FIGURE 27: AC COUPLING CML TO LVDS.

The CML driver in Figure 27 has internal  $50\Omega$  termination to VCC, and the LVDS receiver doesn't have internal termination. The 5.1 K $\Omega$ /9.1 K $\Omega$  networks set the 1.2V common mode voltage for the LVDS receiver. For CML driver without internal termination, please refer to Figure 26. For an LVDS receiver with internal termination, please refer to Figure 17.

## 5.3.3 AC COUPLING CML DRIVER TO LVPECL RECEIVER



FIGURE 28: AC COUPLING CML TO LVPECL.

## 5.3.4 AC COUPLING CML DRIVER TO HCSL RECEIVER



FIGURE 29: AC COUPLING CML TO HCSL.

## 5.4 AC Coupling HCSL Driver

## 5.4.1 AC COUPLING HCSL DRIVER TO HCSL RECEIVER



FIGURE 30: AC COUPLING HCSL TO HCSL.

## 5.4.2 AC COUPLING HCSL DRIVER TO LVDS RECEIVER



FIGURE 31: AC COUPLING HCSL TO LVDS.



FIGURE 32: AC COUPLING LPHCSL TO LVDS.

## 5.4.3 AC COUPLING HCSL DRIVER TO LVPECL RECEIVER



FIGURE 33: AC COUPLING HCSL TO LVPECL.

## 5.4.4 AC COUPLING HCSL DRIVER TO CML RECEIVER



FIGURE 34: AC COUPLING HCSL TO CML.



NOTES:

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON- INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI- RECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet- Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICkail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2023, Microchip Technology Incorporated and its subsidiaries.All Rights Reserved.

ISBN: 978-1-6683-3462-1

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



## Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan

Tel: 86-27-5980-5300 China - Xian

Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

Japan - Osaka

Tel: 81-6-6152-7160 Japan - Tokyo

Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4485-5910

Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79 **Germany - Garching** 

Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820