# Application Note

# Jacinto 7 Thermal Management Guide - Software Strategies



Keerthy J and Karthik R

#### **ABSTRACT**

This application report discusses the software strategies for TDA4VM/J721E/DRA829, DRA821 and other Jacinto 7 SoCs.

The relevant instructions are covered using the Linux SDK, the same concepts can be applied to other operating systems as well.

# **Table of Contents**

| 1 Introduction                                                                              | <mark>2</mark> |
|---------------------------------------------------------------------------------------------|----------------|
| 2 Enabling Thermal Shutdown Mandatory Step                                                  | 4              |
| 3 Thermal Mitigation Strategies at a High Level                                             | 5              |
| 3.1 Strategy 1: Auditing the Power Domains That Contribute to the Highest Power Consumption |                |
| 3.2 Strategy 2: Disable Loading of Remote Core Firmware                                     | <mark>7</mark> |
| 3.3 Strategy 3: Disabling Modules on TDA4                                                   | <mark>7</mark> |
| 3.4 Strategy 4: Dynamic Frequency Scaling (DFS)                                             | 16             |
| 3.5 Strategy 5: How to Reduce Frequency of Other Cores                                      | 17             |
| 4 References                                                                                | 17             |
| List of Figures                                                                             |                |
| Figure 1-1. TDA4VM Cooling Strategies                                                       | 3              |
| Figure 2-1. Temperature Translation Table                                                   | 4              |

#### **Trademarks**

All trademarks are the property of their respective owners.



Introduction www.ti.com

#### 1 Introduction

This application report is applicable for J7ES/TDA4VM and derivatives. Before reading further, it is important to highlight the difference between TDA4 Silicon Revision 1.1 and 1.0 with regard to thermal sensors:

It is recommended to use Silicon Revision 1.1 for further experiments, however if for some reason you need to use Silicon Revision 1.0, be aware of the Errata i2128 — "VTM: VTM Temperature Monitors (TEMPSENSORs) should Use a Software Trimming Method", details can be found in *J721E DRA829/TDA4VM Processors Silicon Revision 1.1/1.0*. Based on the silicon revisions the method employed to read on-die temperatures differ.

#### Note

For comparison, the Jacinto 6 devices such TDA2/DRA7 support thermal management from Linux with the (including Dynamic Voltage Frequency Scaling (DVFS)) through "cpufreq" feature. When SoC temperature goes beyond a programmable threshold the Linux thermal framework employs the registered cooling agents to control the heat. On Jacinto 6, the thermal framework employs "cpufreq" to reduce the OPP (lower voltage and frequency). Since J7 supports a single OPP, software can lower the frequency and keeping the voltage at the same level.

ww.ti.com Introduction



Figure 1-1. TDA4VM Cooling Strategies

#### Note

Customer needs to ensure that post A72 frequency reduction the system meets the expected use case performance. SDK tries to maximize performance and silicon entitlement. Customer needs to cut down unwanted resources by following the example. This in turn will help the thermal cause.



**DIE ID** is useful to get the device-specific details, this is used by TI for further analysis. This is one of the first bits of information that need to be collected. Use the following commands from Linux command line to read the DIE ID Registers:

```
echo `devmem2 0x43000020 w | tail -n1`
echo `devmem2 0x43000024 w | tail -n1`
echo `devmem2 0x43000028 w | tail -n1`
echo `devmem2 0x4300002c w | tail -n1`
```

#### Note

The same register read operation can be performed with CCS or Lauterbach.

#### Note

How to check if reboot happened because of Thermal Shutdown (TSHUT).

**CTRLMMR\_WKUP\_RESET\_SRC\_STAT Register** For Cold boot, the value of this register is 0x0 (1st fresh boot). In the event of TSHUT, then the next boot in Linux:

```
devmem2 0x43000050 w
Read at address 0x43000050 (0xffff86750050): 0x01000000
```

So bit24 is set corresponding to THERMAL\_RST indicating the reset due to TSHUT.

# 2 Enabling Thermal Shutdown Mandatory Step

This kicks in at the very end when temperature is close to max thresholds of the SoC.

This needs one time register programming to be done. Below is the complete programming sequence that can be done from the Linux user space in absence of thermal driver:

 WKUP\_VTM\_MISC\_CTRL2[25-16] MAXT\_OUTRG\_ALERT\_THR0 and WKUP\_VTM\_MISC\_CTRL2[9-0] MAXT\_OUTRG\_ALERT\_THR thresholds.

#### Note

Setting 0x305 (decimal 773) that maps to 125°C as the TSHUT alert threshold and 0x2e6 (decimal 742) which maps to 120°C. This is the default recommendation for TSHUT.

devmem2 0x42050010 w 0x2e60305



Figure 2-1. Temperature Translation Table

The above table gives ADC code Vs Temperature in centigrade for few temperatures. In case other temperatures are needed, use Table 5-1897 equation to get the alert threshold values for a particular temperature.

For more information, see the *Temperature Translation* table in the *DRA829/TDA4VM/AM752x Technical Reference Manual* 



Please use Silicon Revision 1.1 since Silicon Revision 1.0 has PVT sensor accuracy issue and the shutdown might happen at an offset of ± 20C.

2. WKUP\_VTM\_TMPSENS\_CTRL\_j[11] MAXT\_OUTRG\_EN = 1.

Enable the individual sensors maxtemp\_alert bit (Note: bit 4 (CONT) and bit 6 (CLRZ) are already set so keeping them set):

```
devmem2 0x42050300 w 0x850
devmem2 0x42050320 w 0x850
devmem2 0x42050340 w 0x850
devmem2 0x42050360 w 0x850
devmem2 0x42050380 w 0x850
```

3. WKUP\_VTM\_MISC\_CTRL[0] ANYMAXT\_OUTRG\_ALERT\_EN to 1.

The global max temp alert generation bit to 1.

```
devmem2 0x4205000c w 0x1
```

# 3 Thermal Mitigation Strategies at a High Level

# 3.1 Strategy 1: Auditing the Power Domains That Contribute to the Highest Power Consumption

Key Power domains that contribute significantly are captured in Table 3-1. (These are the highest power consuming domains and they are not in any order).

Table 3-1. Power Domain Vs Module Mapping

| Power Domain    | Module      |
|-----------------|-------------|
| PD_MCU_R5FF0FSS | MCU_R5FSS   |
| PD_C71X0        | MMA & C71SS |
| PD_A72_CLUSTER0 | A72SS       |
| PD_A72_0        | A72_CORE0   |
| PD_A72_1        | A72_CORE1   |
| PD_GPUCOM       | GPU         |
| PD_CPUCORE      |             |
| PD_C66x_0       | C66SS_0     |
| PD_C66x_1       | C66SS_0     |
| PD_R5FSS_0      | R5FSS_0     |
| PD_R5SS_1       | R5FSS_1     |
| PD_DECODE       | D5520MPx    |
| PD_ENCODE       | VXE384MP2   |
| PD_DMPAC        | DMPAC       |
| PD_VPAC         | VPAC        |

· A. Shell script to get the status of the top power consuming power domains

```
k3conf dump device > devdump cat devdump | grep -E ' 202 | 203 | 124 | 140 | 4 | 16 | 140 | 141 | 243 | 244 | 48 | 290 | 144 | 153 | 249 '
```

A complete list of Device IDs can be looked up here:



#### Sample output:

```
root@j7-evm:~# ./high-power-pd.sh
| 4 | J721E_DEV_A72SS0 | DEVICE_STATE_ON |
| 16 | J721E_DEV_C71SS0_MMA | DEVICE_STATE_ON |
| 48 | J721E_DEV_DMPACO | DEVICE_STATE_OFF |
| 124 | J721E_DEV_GPU0 | DEVICE_STATE_ON |
| 140 | J721E_DEV_C66SS0 | DEVICE_STATE_ON |
| 141 | J721E_DEV_C66SS1 | DEVICE_STATE_ON |
| 144 | J721E_DEV_DECODERO | DEVICE_STATE_OFF |
| 153 | J721E_DEV_ENCODERO | DEVICE_STATE_OFF |
| 202 | J721E_DEV_A72SS0_COREO | DEVICE_STATE_ON |
| 203 | J721E_DEV_A72SS0_COREO | DEVICE_STATE_ON |
| 243 | J721E_DEV_R5FSS0 | DEVICE_STATE_ON |
| 244 | J721E_DEV_R5FSS1 | DEVICE_STATE_ON |
| 249 | J721E_DEV_R5FSS1 | DEVICE_STATE_ON |
| 290 | J721E_DEV_MCU_R5FSS0 | DEVICE_STATE_ON |
| 290 | J721E_DEV_WCU_R5FSS0 | DEVICE_STATE_ON |
| 290 | J721E_DEV_WCU_R5FSS0 | DEVICE_STATE_OFF |
| 290 | J721E_DEV_VPACO | DEVICE_STATE_OFF |
```

#### B. Statically configuring the A72 core to start at 1 GHz

```
Index: u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/mach-k3/j721e init.c
--- u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33.orig/arch/arm/mach-k3/j721e init.c
+++ u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/mach-k3/j721e init.c
@@ -378,6 +378,10 @@ void board init f(ulong dummy)
     if (ret)
         panic("DRAM init failed: %d\n", ret);
 #endif
+#ifdef CONFIG ARM64
        int tmp;
        tmp = set_a72_clk_frequency(1000000000);
+#endif
u32 spl_boot_mode(const u32 boot_device)
@@ -573,3 +577,26 @@ err_load:
     rproc reset(2);
 #endif
+#ifdef CONFIG ARM64
+int set a72 clk frequency(u64 freq) {
        struct ti_sci_handle *ti_sci;
struct ti_sci_clk_ops *clk_ops;
        int ret = 0;
        writel(0x80000001, 0x688040);
        printf("The value of PLL8 SS CTRL register 0x%x\n", readl(0x688040));
        ti_sci = get_ti_sci_handle();
        clk_ops = &ti_sci->ops.clk_ops;
        ret = clk ops->set freq(ti sci, 202, 2, 100000000, freq, 2000000000);
        if (ret) \overline{\{}
                 printk("failed to set the frequency d\n", ret);
                 return ret;
        }
        printk("Successfully set the clock frequency to %lld\n", freq);
     return 0;
+#endif
```



# 3.2 Strategy 2: Disable Loading of Remote Core Firmware

A simple way to disable remote cores (prevent from running) is by renaming their respective firmware:

```
sudo mv /media/$user/rootfs/lib/firmware/pdk-ipc/ipc_echo_test_c66xdsp_*_release_strip.xe66 /media/
$user/rootfs/lib/firmware/pdk-ipc/ipc_echo_test_c66xdsp_*_release_strip.xe66_bk
sync
reboot
```

To check if the above action has taken effect, run the k3conf commands, device 142 corresponds to DSP. A complete list of Device IDs can be looked up here:

```
root@j7-evm:~# k3conf dump device 142
142  J721E_DEV_C66SS0_CORE0 DEVICE_STATE_OFF
root@j7-evm:~# k3conf dump device 143
143  J721E DEV C66SS1 CORE0 DEVICE STATE OFF
```

# 3.3 Strategy 3: Disabling Modules on TDA4

This is a bit more involved due to multiple clients sending requests to the device manager to enable a particular module.

It could be R5 SPL, A72 SPL, A72 U-boot, Linux and remote core firmware. A careful audit of where the modules are enabled should be done. When we are using PSDKLA we need to remove the device tree nodes both from U-boot DTS and Linux Kernel DTS.

A careful audit of device manager debug logs is necessary to see if a module is explicitly turned on by any of the software entity.

DM built in with debug enabled can be used to get debug logs to analyze

#### 3.3.1 Example: Disabling PCle Instances on 7.3

Original state of PCIe instances on 7.3:



#### All of them are enabled in Linux. The Linux DTS patch needs to be disabled on all the PCIe instances:

```
\verb|diff --git a/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts b/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts b/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/k3-j721e-common-proc-board.dts/ti/
j721e-common-proc-board.dts
index Ofee2285a..4744053f4 100644
 --- a/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts
+++ b/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts
@@ -957,56 +957,6 @@
  };
-&pcie0_rc {
                  reset-gpios = <&exp1 6 GPIO_ACTIVE_HIGH>;
                  phys = <&serdes0 pcie link>;
                  phy-names = "pcie_phy";
                  num-lanes = <1>;
-};
-&pciel_rc {
                 reset-gpios = <&exp1 2 GPIO_ACTIVE_HIGH>;
                  phys = <&serdes1_pcie_link>;
                  phy-names = "pcie_phy";
                  num-lanes = <2>;
-};
-&pcie2_rc {
                  reset-gpios = <&exp2 20 GPIO_ACTIVE_HIGH>;
                  phys = <&serdes2 pcie link>;
                  phy-names = "pcie phy";
                  num-lanes = \langle 2 \rangle;
- };
-&pcie0 ep {
                 ____phys = <&serdes0 pcie link>;
                  phy-names = "pcie_phy";
                 num-lanes = <1>;
status = "disabled";
-};
-&pcie1_ep {
                  phys = <&serdes1 pcie link>;
                  phy-names = "pcie_phy";
                 num-lanes = <2>;
                  status = "disabled";
-};
-&pcie2 ep {
                 ____phys = <&serdes2 pcie link>;
                  phy-names = "pcie_phy";
                 num-lanes = <2>;
status = "disabled";
-};
-&pcie3 rc {
                 __status = "disabled";
-};
-&pcie3_ep {
                 status = "disabled";
-};
  &usb serdes mux {
                  idle-states = <1>, <0>; /* USBO to SERDES3, USB1 to SERDES1 */
  };
diff --git a/arch/arm64/boot/dts/ti/k3-j721e-main.dtsi b/arch/arm64/boot/dts/ti/k3-j721e-main.dtsi
index 2f756a048..11fea9d36 100644
 --- a/arch/arm64/boot/dts/ti/k3-j721e-main.dtsi
+++ b/arch/arm64/boot/dts/ti/k3-j721e-main.dtsi
@@ -649,243 +649,6 @@
                  pcie0_rc: pcie@2900000 {
                                    compatible = "ti,j721e-pcie-host";
                                     reg = <0x00 0x02900000 0x00 0x1000>,
                                                  <0x00 0x02907000 0x00 0x400>,
                                                  <0x00 0x0d000000 0x00 0x00800000>,
                                                  <0x00 0x10000000 0x00 0x00001000>;
                                     reg-names = "intd cfg", "user cfg", "reg", "cfg";
```



```
ti, syscon-pcie-ctrl = <&pcie0 ctrl>;
        max-link-speed = <3>;
        num-lanes = <2>;
        power-domains = <&k3 pds 239 TI SCI PD EXCLUSIVE>;
        clocks = <&k3_clks 239 1>;
clock-names = "fck";
        #address-cells = <3>;
        \#size-cells = <2>;
        bus-range = <0x0 0xf>;
        cdns, max-outbound-regions = <32>;
        cdns, no-bar-match-nbits = <64>;
        vendor-id = /bits/ 16 <0x104c>;
        device-id = /bits/ 16 <0xb00d>;
        msi-map = <0x0 &gic_its 0x0 0x10000>;
        dma-coherent;
        #interrupt-cells = <1>:
        interrupt-map-mask = <0 0 0 7>;
        interrupt-map = <0 0 0 1 &pcie0_intc 0>, /* INT A */
                        <0 0 0 2 &pcie0_intc 0>, /* INT B */
<0 0 0 3 &pcie0_intc 0>, /* INT C */
<0 0 0 4 &pcie0_intc 0>; /* INT D */
        pcie0 intc: legacy-interrupt-controller {
                interrupt-controller;
                #interrupt-cells = <1>;
                interrupt-parent = <&gic500>;
                interrupts = <GIC_SPI 312 IRQ_TYPE_EDGE_RISING>;
        };
};
pcie0 ep: pcie-ep@2900000 {
        compatible = "ti,j721e-pcie-ep";
        reg = <0x00 0x02900000 0x00 0x1000>,
              <0x00 0x02907000 0x00 0x400>,
              <0x00 0x0d000000 0x00 0x00800000>,
        max-link-speed = <3>;
        num-lanes = <2>;
        power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>;
        clocks = <&k3_clks 239 1>;
clock-names = "fck";
        cdns,max-outbound-regions = <32>;
        max-functions = /bits/ 8 <6>;
        max-virtual-functions = /bits/ 16 <4 4 4 4 0 0>;
        dma-coherent;
        #address-cells = <2>;
        \#size-cells = <2>;
        ranges;
};
pcie1 rc: pcie@2910000 {
        compatible = "ti,j721e-pcie-host";
        reg = <0x00 0x02910000 0x00 0x1000>,
              <0x00 0x02917000 0x00 0x400>,
              <0x00 0x0d800000 0x00 0x00800000>,
              <0x00 0x18000000 0x00 0x00001000>;
        reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
        ti, syscon-pcie-ctrl = <&pcie1 ctrl>;
        max-link-speed = <3>;
        num-lanes = <2>;
        power-domains = <&k3_pds 240 TI_SCI_PD_EXCLUSIVE>;
        clocks = <&k3_clks 240 1>;
clock-names = "fck";
        #address-cells = <3>;
        #size-cells = <2>;
        bus-range = <0x0 0xf>;
        cdns, max-outbound-regions = <32>;
        cdns, no-bar-match-nbits = <64>;
        vendor-id = /bits/ 16 <0x104c>;
        device-id = /bits/ 16 <0xb00d>;
        msi-map = <0x0 &gic_its 0x10000 0x10000>;
        dma-coherent;
        ranges = <0x01000000 0x0 0x18001000 0x00 0x18001000 0x0 0x0010000>,
                 <0x02000000 0x0 0x18011000 0x00 0x18011000 0x0 0x7fef000>;
        #interrupt-cells = <1>;
```



```
interrupt-map-mask = <0 0 0 7>;
         <0 0 0 4 &pciel_intc 0>; /* INT D */
         pcie1 intc: legacy-interrupt-controller {
                  interrupt-controller;
                  #interrupt-cells = <2>;
                  interrupt-parent = <&gic500>;
                  interrupts = <GIC SPI 324 IRQ TYPE EDGE RISING>;
         };
};
pcie1_ep: pcie-ep@2910000 {
         compatible = "ti,j721e-pcie-ep";
         reg = <0x00 0x02910000 0x00 0x1000>,
                <0x00 0x02917000 0x00 0x400>,
                <0x00 0x0d800000 0x00 0x00800000>,
                <0x00 0x18000000 0x00 0x08000000>;
         reg-names = "intd_cfg", "user_cfg", "reg", "mem";
ti,syscon-pcie-ctrl = <&pciel_ctrl>;
         max-link-speed = <3>;
         num-lanes = <2>;
         power-domains = <&k3 pds 240 TI SCI PD EXCLUSIVE>;
        clocks = <&k3_clks 240 1>;
clock-names = "fck";
         cdns,max-outbound-regions = <32>;
         max-functions = /bits/ 8 <6>;
         max-virtual-functions = /bits/ 16 <4 4 4 4 0 0>;
         dma-coherent;
};
pcie2 rc: pcie@2920000 {
         compatible = "ti,j721e-pcie-host";
         reg = \langle 0x00 \ 0x02920000 \ 0x00 \ 0x1000 \rangle
                <0x00 0x02927000 0x00 0x400>,
                <0x00 0x0e000000 0x00 0x00800000>,
                <0x44 0x00000000 0x00 0x00001000>;
         reg-names = "intd_cfg", "user_cfg", "reg", "cfg";
         ti,syscon-pcie-ctrl = <&pcie2_ctrl>;
         max-link-speed = <3>;
         num-lanes = \langle 2 \rangle;
         power-domains = <&k3 pds 241 TI SCI PD EXCLUSIVE>;
         clocks = \langle \&k3\_clks \ 2\overline{41} \ 1 \rangle;
         clock-names = "fck";
         #address-cells = <3>;
         \#size-cells = <2>;
         bus-range = <0x0 0xf>;
         cdns,max-outbound-regions = <32>;
         cdns, no-bar-match-nbits = <64>;
         vendor-id = /bits/ 16 <0x104c>;
device-id = /bits/ 16 <0xb00d>;
         msi-map = <0x0 \& gic its 0x20000 0x10000>;
         dma-coherent;
         ranges = <0x01000000 0x00 0x00001000 0x44 0x00001000 0x0 0x0010000>, <0x002000000 0x00 0x00011000 0x44 0x00011000 0x0 0x7fef000>;
         #interrupt-cells = <1>;
         interrupt-map-mask = <0 0 0 7>;
         interrupt-map = <0 0 0 1 &pcie2_intc 0>, /* INT A */
                           <0 0 0 2 &pcie2_intc 0>, /* INT B */
<0 0 0 3 &pcie2_intc 0>, /* INT C */
                           <0 0 0 4 &pcie2_intc 0>; /* INT D */
         pcie2_intc: legacy-interrupt-controller {
                  interrupt-controller;
                  #interrupt-cells = <2>;
                  interrupt-parent = <&gic500>;
                  interrupts = <GIC SPI 336 IRQ TYPE EDGE RISING>;
         };
};
pcie2 ep: pcie-ep@2920000 {
         compatible = "ti,j721e-pcie-ep";
reg = <0x00 0x02920000 0x00 0x1000>,
                <0x00 0x02927000 0x00 0x400>,
                <0x00 0x0e000000 0x00 0x00800000>,
                <0x44 0x00000000 0x00 0x08000000>;
         reg-names = "intd cfg", "user cfg", "reg", "mem";
```



```
ti, syscon-pcie-ctrl = <&pcie2 ctrl>;
         max-link-speed = <3>;
         num-lanes = <2>;
         power-domains = <&k3 pds 241 TI SCI PD EXCLUSIVE>;
         clocks = <&k3_clks 241 1>;
clock-names = "fck";
         cdns,max-outbound-regions = <32>;
        max-functions = /bits/ 8 <6>;
        max-virtual-functions = /bits/ 16 <4 4 4 4 0 0>;
         dma-coherent;
};
pcie3 rc: pcie@2930000 {
         compatible = "ti, j721e-pcie-host";
         reg = <0x00 0x02930000 0x00 0x1000>,
               <0x00 0x02937000 0x00 0x400>
               <0x00 0x0e800000 0x00 0x00800000>,
               <0x44 0x10000000 0x00 0x00001000>;
         reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; ti,syscon-pcie-ctrl = <&pcie3_ctrl>;
         max-link-speed = <3>;
        num-lanes = <2>;
         power-domains = <&k3 pds 242 TI SCI PD EXCLUSIVE>;
        clocks = <&k3_clks 242 1>;
clock-names = "fck";
         #address-cells = <3>;
         \#size-cells = <2>;
         bus-range = <0x0 0xf>;
         cdns, max-outbound-regions = <32>;
         cdns, no-bar-match-nbits = <64>;
        vendor-id = /bits/ 16 <0x104c>;
device-id = /bits/ 16 <0xb00d>;
         msi-map = <0x0 &gic_its 0x30000 0x10000>;
         dma-coherent;
         {\tt ranges} = <0 \\ {\tt x01000000} \ 0 \\ {\tt x00} \ 0 \\ {\tt x00001000} \ 0 \\ {\tt x44} \ 0 \\ {\tt x10001000} \ 0 \\ {\tt x0} \ 0 \\ {\tt x00100000} \\ {\tt >},
                   <0x02000000 0x00 0x00011000 0x44 0x10011000 0x0 0x7fef000>;
         #interrupt-cells = <1>;
         interrupt-map-mask = <0 0 0 7>;
         interrupt-map = <0 0 0 1 &pcie3_intc 0>, /* INT A */
                          pcie3 intc: legacy-interrupt-controller {
                  interrupt-controller;
                  #interrupt-cells = <2>;
                  interrupt-parent = <&gic500>;
                  interrupts = <GIC SPI 348 IRQ TYPE EDGE RISING>;
};
pcie3_ep: pcie-ep@2930000 {
         compatible = "ti,j721e-pcie-ep";
         reg = <0x00 0x02930000 0x00 0x1000>,
               <0x00 0x02937000 0x00 0x400>,
               <0x00 0x0e800000 0x00 0x00800000>,
               <0x44 0x10000000 0x00 0x08000000>;
         reg-names = "intd_cfg", "user_cfg", "reg", "mem";
         ti, syscon-pcie-ctrl = <&pcie3 ctrl>;
         max-link-speed = <3>;
         num-lanes = <2>;
         power-domains = <&k3 pds 242 TI SCI PD EXCLUSIVE>;
         clocks = <&k3 clks 2\overline{4}2 1>;
         clock-names = "fck";
         cdns,max-outbound-regions = <32>;
        max-functions = /bits/ 8 <6>;
        max-virtual-functions = /bits/ 16 <4 4 4 4 0 0>;
         dma-coherent;
         #address-cells = <2>;
         \#size-cells = <2>;
};
serdes wiz4: wiz@5050000 {
         compatible = "ti,j721e-wiz-10g";
```

After the above diff patch is applied on Linux dts, the dtb is recompiled and copied over to the SD Card:



To check if the above action has taken effect, run the k3conf commands:

```
k3conf dump device 'x'
```

replace x with the device ID to be checked.

Sample output for various PCIe devices:

Modules that are enabled at u-boot need to be disabled at u-boot device tree. Sample patch for disabling modules at u-boot is here: .

```
From bc56b43cd2ebfd8423a815016d78d0f02cedc58d Mon Sep 17 00:00:00 2001
From: Keerthy <j-keerthy@ti.com>
Date: Thu, 21 Jan 2021 14:09:39 +0530
Subject: [PATCH] arm: dts: k3-j721e: Remove unused nodes
Remove unused nodes
Signed-off-by: Keerthy <j-keerthy@ti.com>
 .../k3-j721e-common-proc-board-u-boot.dtsi
 arch/arm/dts/k3-j721e-common-proc-board.dts | 26 ----
 arch/arm/dts/k3-j721e-main.dtsi
                                             | 132 -----
 .../arm/dts/k3-j721e-r5-common-proc-board.dts | 11 --
 arch/arm/dts/k3-j721e-tps65917-proc-board.dts |
 5 files changed, 187 deletions (-)
Index: u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/dts/k3-j721e-common-proc-board-u-
boot.dtsi
______
--- u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33.orig/arch/arm/dts/k3-j721e-common-proc-board-u-
boot.dtsi
+++ u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/dts/k3-j721e-common-proc-board-u-
boot.dtsi
@@ -146,16 +146,6 @@
    u-boot, dm-spl;
}:
-&usbss0 {
    u-boot, dm-spl;
    ti, usb2-only;
- };
-&usb0 {
    dr mode = "peripheral";
    u-boot, dm-spl;
-};
```



```
&mcu cpsw {
     pinctrl-names = "default";
     pinctrl-0 = <&mcu cpsw pins default &mcu mdio pins default>;
Index: u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a337arch/arm/dts/k3-j721e-common-proc-board.dts
______
--- u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33.orig/arch/arm/dts/k3-j721e-common-proc-
board.dts
+++ u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/dts/k3-j721e-common-proc-board.dts
@@ -19,8 +19,6 @@
         remoteproc1 = &mcu r5fss0 core1;
         remoteproc2 = \&main r5fss0 core0;
         remoteproc3 = &main r5fss0 core1;
         remoteproc4 = &main_r5fss1_core0;
remoteproc5 = &main_r5fss1_core1;
         remoteproc6 = \&c66_{\overline{0}};
         remoteproc7 = &c66 1;
         remoteproc8 = \&c71^{\circ}0;
@@ -216,30 +214,6 @@
     clock-frequency = <400000>;
 };
-&usbss0 {
    pinctrl-names = "default";
     pinctrl-0 = <&main_usbss0_pins_default>;
     ti, vbus-divider;
- };
-&usb0 {
    dr_mode = "otg";
maximum-speed = "super-speed";
    phys = <&serdes3 usb link>;
    phy-names = "cdns3, usb3-phy";
- };
-&usbss1 {
    pinctrl-names = "default";
     pinctrl-0 = <&main_usbss1_pins_default>;
     ti,usb2-only;
- };
-&usb1 {
    dr mode = "host";
    maximum-speed = "high-speed";
-};
 &main i2c0 {
    pinctrl-names = "default";
    pinctrl-0 = <&main_i2c0_pins_default>;
Index: u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/dts/k3-j721e-main.dtsi
______
--- u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33.orig/arch/arm/dts/k3-j721e-main.dtsi
+++ u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/dts/k3-j721e-main.dtsi
@@ -434,44 +434,6 @@
         };
     };
     main_r5fss1: r5fss@5e00000 {
         \overline{\text{compatible}} = \text{"ti,j721e-r5fss"};
         lockstep-mode = <0>;
         #address-cells = <1>;
         \#size-cells = <1>;
         ranges = <0x5e00000 0x00 0x5e00000 0x20000>,
              <0x5f00000 0x00 0x5f00000 0x20000>;
         power-domains = <&k3_pds 244 TI SCI PD EXCLUSIVE>;
        main_r5fss1_core0: r5f@5e00000 {
    compatible = "ti,j721e-r5f";
             reg = <0x5e00000 0x00008000>,
                  <0x5e10000 0x00008000>;
             reg-names = "atcm", "btcm";
             ti,sci = <&dmsc>;
             ti,sci-dev-id = <247>;
             ti,sci-proc-ids = <0x08 0xFF>;
             resets = <&k3_reset 247 1>;
             atcm-enable = <1>;
             btcm-enable = <1>;
             loczrama = <1>;
         };
```



```
main r5fss1 core1: r5f@5f00000 {
              compatible = "ti,j721e-r5f";
reg = <0x5f00000 0x00008000>,
                     <0x5f10000 0x00008000>;
               reg-names = "atcm", "btcm";
               ti,sci = <&dmsc>;
               ti,sci-dev-id = <248>;
               ti,sci-proc-ids = <0x09 0xFF>;
               resets = <&k3_reset 248 1>;
               atcm-enable = <1>;
               btcm-enable = <1>;
               loczrama = <1>;
          };
     };
     c66 0: dsp@4d80800000 {
          compatible = "ti,j721e-c66-dsp";
          reg = <0x4d 0x80800000 0x00 0x00048000>,
@@ -507,100 +469,6 @@
          resets = <&k3 reset 15 1>;
     usbss0: cdns usb@4104000 {
          compatible = "ti,j721e-usb";
          reg = <0x00 0x4104000 0x00 0x100>;
          dma-coherent;
          power-domains = <&k3 pds 288 TI SCI PD EXCLUSIVE>;
         clocks = <&k3_clks 288 15>, <&k3_clks 288 3>;
clock-names = "usb2_refclk", "lpm_clk";
assigned-clocks = <&k3_clks 288 15>; /* USB2_REFCLK */
          assigned-clock-parents = <&k3 clks 288 16>; /* HFOSCO */
         #address-cells = <2>;
          #size-cells = <2>;
          ranges;
          phy@4108000 {
               compatible = "ti, j721e-usb2-phy";
               reg = <0x00 0x4108000 0x00 0x400>;
          usb0: usb@6000000 {
               compatible = "cdns,usb3";
               reg = <0x00 0x6000000 0x00 0x10000>,
                      <0x00 0x6010000 0x00 0x10000>,
                      <0x00 0x6020000 0x00 0x10000>;
               reg-names = "otg", "xhci", "dev";
interrupts = <GIC_SPI_96 IRQ_TYPE_LEVEL_HIGH>,
                                                                        /* irq.0 */
                         <GIC SPI 102 IRQ TYPE LEVEL HIGH>, /* irq.6 */
<GIC SPI 120 IRQ TYPE LEVEL HIGH>; /* otgirq.0 */
                          <GIC SPI 120 IRQ TYPE LEVEL HIGH>;
               interrupt-names = "host",
                           "peripheral",
              "otg";
maximum-speed = "super-speed";
               dr mode = "otg";
          };
     } ;
     usbss1: cdns usb@4114000 {
         compatible = "ti,j721e-usb";
          reg = <0x00 0x4114000 0x00 0x100>;
          dma-coherent;
          power-domains = <&k3 pds 289 TI SCI PD EXCLUSIVE>;
         clocks = <&k3_clks 289 15>, <&k3_clks 289 3>;
clock-names = "usb2_refclk", "lpm_clk";
assigned-clocks = <&k3_clks 289 15>; /* US
                                                          /* USB2 REFCLK */
         assigned-clock-parents = <&k3 clks 289 16>; /* HFOSCO */
          #address-cells = <2>;
         \#size-cells = <2>;
         ranges;
          phy@4118000 {
               compatible = "ti,j721e-usb2-phy";
               reg = <0x00 0x4118000 0x00 0x400>;
          };
          usb1: usb@6400000 {
               compatible = "cdns,usb3";
               reg = <0x00 0x6400000 0x00 0x10000>,
                      <0x00 0x6410000 0x00 0x10000>,
```





```
<0x00 0x6420000 0x00 0x10000>;
                          /* irq.0 */
                                                                                                                          /* irq.6 */
                           /* otgirq.0 */
                                                "peripheral",
                          "otg";
maximum-speed = "super-speed";
                           dr mode = "otg";
                   };
          };
          ufs_wrapper: ufs-wrapper@4e80000 {
    compatible = "ti,j721e-ufs";
                   reg = <0x0 0x4e80000 0x0 0x100>;
                  power-domains = <&k3 pds 277 TI SCI PD EXCLUSIVE>;
                  clocks = \langle \&k3 \text{ clks } 277 \text{ 1} \rangle;
                  assigned-clocks = <&k3_clks 277 1>;
                 assigned-clock-parents = <&k3_clks 277 4>;
                  ranges;
                   #address-cells = <2>;
                 \#size-cells = <2>;
                 ufs@4e84000 {
                           compatible = "cdns,ufshc-m31-16nm", "jedec,ufs-2.0";
                           reg = <0x0 0x4e84000 0x0 0x10000>;
                           interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
                          freq-table-hz = <0 0>, <0 0>; clocks = <&k3_clks 277 0>, <&k3_clks 277 1>; clock-names = "core_clk", "phy_clk"; assigned-clocks = <&k3_clks 277 1>;
                           assigned-clock-parents = <&k3_clks 277 4>;
                           dma-coherent;
                   };
          };
          main i2c0: i2c@2000000 {
                   compatible = "ti,j721e-i2c", "ti,omap4-i2c";
                   reg = \langle 0x0 \ 0x2000000 \ 0x0 \ 0x100 \rangle;
Index: u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/dts/k3-j721e-r5-common-proc-
board dts
--- u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33.orig/arch/arm/dts/k3-j721e-r5-common-proc-
+++ u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/dts/k3-j721e-r5-common-proc-board.dts
@@ -480,17 +480,6 @@
          u-boot, dm-spl;
-&usbss0 {
          /delete-property/ power-domains;
/delete-property/ assigned-clocks;
          /delete-property/ assigned-clock-parents;
          clocks = <&clk 19 2mhz>;
clock-names = "usb2_refclk";
          pinctrl-names = "default";
          pinctrl-0 = <&main usbss0 pins default>;
          ti, vbus-divider;
- };
  &main i2c0 {
          pinctrl-names = "default";
          pinctrl-0 = <&main i2c0 pins default>;
Index: u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33/arch/arm/dts/k3-j721e-tps65917-proc-
board.dts
______
--- u-boot-2020.01+gitAUTOINC+2781231a33-g2781231a33.orig/arch/arm/dts/k3-j721e-tps65917-proc-
board.dts
+++ \ u-boot-2020.01 + gitAUTOINC+2781231a33 - g2781231a33 / arch/arm/dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-board.dts/k3-j721e-tps65917-proc-
@@ -118,11 +118,3 @@
  &main sdhci1 {
          vqmmc-supply = <&ldo1 reg>;
 };
-&usbss0 {
           /delete-property/ ti,usb2-only;
- };
```



```
-&usb0 {
- dr_mode = "host";
-};
```

#### Some modules cannot be disabled using k3conf.

Example: LPSC\_PER\_AUDIO domain cannot be disabled using k3conf.

| 139 | J721E_DEV_AASRC0 |
|-----|------------------|
| 174 | J721E_DEV_MCASP0 |
| 175 | J721E_DEV_MCASP1 |

# 3.4 Strategy 4: Dynamic Frequency Scaling (DFS)

A simple Linux user space script that can be used to scale A72 frequency dynamically based on temperature polling. This requires additional Linux driver/DTS patches. For more information, go the E2E FAQ at this link: https://e2e.ti.com/support/processors/f/791/t/1060764.

```
#!/bin/bash
threshold=80000
safe=79000
interval=1
ht=false
devmem2 0x688040 w 0x80000001
while :
do
t0=`cat /sys/class/thermal/thermal_zone0/temp`
t1=`cat /sys/class/thermal/thermal_zone1/temp
t2=`cat /sys/class/thermal/thermal_zone2/temp
t3=`cat /sys/class/thermal/thermal_zone3/temp
t4=`cat /sys/class/thermal/thermal_zone4/temp
echo $t0 $t1 $t2 $t3 $t4
if [ $t0 -qt $threshold ] || [ $t1 -qt $threshold ] || [ $t2 -qt $threshold ] || [ $t3 -qt
$threshold ] || [ $t4 -gt $threshold ];
then
             if [ "$ht" = false ];
             then
                         echo "on die sensor temperature is higher than $threshold so reducing frequency of A72 to
1GHz"
                         k3conf set clock 202 2 1000000000
                         ht=true
            fi
else
             if [ "$ht" = true ] && [ $t0 -lt $safe ] && [ $t1 -lt $safe ] && [ $t2 -lt $safe ] && [ $t3 
 -lt $safe ] && [ $t4 -lt $safe ];
                         echo "All are under safe temp so pushing back A72 frequency to 2GHz"
                         k3conf set clock 202 2 2000000000
                         ht=false
             fi
fi
sleep $interval
done
```

#### Parameters:

- threshold=80000
- safe=79000
- interval=1

Threshold and Safe temperatures are in milli-degree centigrade, they can be adjusted accordingly. The script checks whether or not any of the 5 thermal zones are above 80°C. It also check whether or not the condition holds, then reduces A72 frequency to 1 GHz as a thermal mitigation strategy and keeps it at 1GHz until the SoC cools below 79°C, after which it re-enables the 2GHz(Top frequency).



Other method one can employ is the VTM temperature alert feature demonstrated in the RTOS SDK, CSL folder:

```
pdk*/packages/ti/csl/example/vtm/vtm pvt sensor temp alert/vtm sensor temp alert.c
```

This example demonstrates how to set thermal alerts. One can implement mitigation actions upon receipt of temperature alert interrupts.

For example: Change to A72 or other core's frequency using ti\_sci calls.

# 3.5 Strategy 5: How to Reduce Frequency of Other Cores

To set the C7x clock frequency to 500 MHz, device ID for C7x = 16 and CLK\_ID = 1 use the following command on the Linux command line:

To reduce the R5F clock frequency from 1GHZ to 500 MHz, device ID for MAIN\_R5FSS0\_CORE0 = 245 and CLK ID = 0 use the following command on the Linux command line:

#### 4 References

- Texas Instruments: J721E DRA829/TDA4VM Processors Silicon Revision 1.1/1.0 Errata
- Texas Instruments: DRA829/TDA4VM/AM752x Technical Reference Manual

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated