# TI Deep Learning Library Upgrade Solution



Kangjia Dong and Anshu Jian

#### **ABSTRACT**

This application note demonstrates how to upgrade the TIDL in the old version of the SDK to the latest version. These upgrades include fixing some bugs in the old version of TIDL and supporting some new features. It is recommended for customers to be on the latest TIDL so as to get all the bug fixes done along with new features added in new SDK releases.

## **Table of Contents**

| 1 Introduction                          | 2  |
|-----------------------------------------|----|
| 1.1 C7X Compiler                        | 2  |
| 1.2 Operating System                    | 2  |
| 1.3 Drivers                             |    |
| 1.4 TIOVX                               |    |
| 1.5 TIDL                                |    |
| 1.6 Memory Segment Management           |    |
| 2 TIDL Upgrade                          |    |
| 2.1 RTOS SDK Changes                    |    |
| 2.2 TIDL PC Tool Changes                |    |
| 2.3 Linux SDK Changes                   |    |
| 3 Demo Verify                           |    |
| 4 Summary                               | 12 |
| 5 References                            |    |
|                                         |    |
| List of Figures                         |    |
| Figure 1-1. C7X OS Main Function        | 3  |
| Figure 1-2. TIOVX Block Diagram         |    |
| Figure 1-3. TIDL Block Diagram          | 4  |
| Figure 1-4. C7X Memory Map              | 5  |
| Figure 3-1. Image Classification Result | 12 |

## **Trademarks**

Arm® is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All trademarks are the property of their respective owners.



Introduction www.ti.com

## 1 Introduction

Deep learning algorithms based on deep neural networks (DNNs) are used in many industries, such as robotics, industrial, and automotive. More and more DNN-based machine learning algorithms are used in ADAS products, such as lane line detection, traffic light recognition, pedestrian recognition and other basic ADAS functions are implemented using DNN algorithms. TI's latest generation automotive processor TDA4VM integrates high-performance computing unit C7x Digital Signal Processor (DSP) and Deep-learning Matrix Multiply Accelerator (MMA), which can efficiently perform some basic deep learning operators such as convolution calculations and matrix transformations. These DNN neural network algorithms usually require a lot of computation, and the C7x and MMA in TI TDA4 series processors can accelerate the computation of some DNN operators to achieve fast inference and recognition results. TI Deep Learning Library (TIDL) is a software ecosystem based on deep learning algorithms for TI platforms, which can quickly deploy some common deep learning algorithm models to TI embedded platforms.

TDA4xx is a multi-core heterogeneous SOC launched by TI. It has built-in TI's latest generation C7X DSP and Matrix Multiply Accelerator (MMA), which can efficiently process digital signals, especially good at processing audio, millimeter wave radar, lidar, and camera data. For the current hot AI technology, TI has also integrated related AI operators to facilitate customers to quickly deploy deep learning models. The software part of C7 mainly depends on the following parts in the whole SOC development process

- Compiler of C7X DSP: It mainly provides some inline library functions and functions such as compiling, linking, and forming executable files written by developers.
- Operating system: used for DSP's own task management, memory management, and so forth.
- Low-level related drivers: mainly the code that depends on the implementation of related functions, such as DRU, UDMA, timer and other drivers.
- TIOVX middleware: Provide a calling interface of multi-core heterogeneous accelerators for the entire SOC, and perform parallel computing of heterogeneous accelerators through pipeline settings, thereby accelerating data processing.
- TIDL: TIDL is a comprehensive software product for acceleration of Deep Neural Networks (DNNs) on TI's embedded devices.
- Memory segment management between multi-core heterogeneous: TDA4xx has multiple built-in cores suitable for different application scenarios, and each core can access the DDR space, so it is necessary to manage the memory space to avoid memory space conflicts.

## 1.1 C7X Compiler

Different C7x DSP compiler versions are provided in different versions of the SDK. The new version of the compiler has some original bug fixes and compilation optimizations, and also provide some new inline functions to use, so basically the new version of the compiler is used. Older versions of software code can be compiled, but older versions of compilers sometimes cannot compile newer versions of software code. Therefore, when upgrading the TIDL software, the compiler needs to be upgraded to a new version, otherwise there will be problems that cannot be compiled. In the use of the compiler, a manual is provided to introduce the use of the compiler, especially the introduction of the relevant compilation instructions. For details, see the C7000 C/C++Optimizing Compiler Users Guide.

## 1.2 Operating System

The C7X DSP is a 64-bit processor with an MMU, but usually a real-time operating system is run. The current SDK version before 8.0 runs the SYSBIOS real-time operating system provided by TI. For details, see the *TI-RTOS Kernel (SYS/BIOS) User's Guide*, Subsequent SDK versions run the Freertos operating system by default. For details, see PDK4.2. The code related to the application layer is not highly dependent on the underlying operating system, so there is no need to upgrade the system to a new version when doing a TIDL upgrade. The main function of the entire operating system is located in *ti-processor-sdk-rtos-j721e-evm-08\_04\_00\_02/vision\_apps/platform/j721e/rtos/c7x\_1/main.c* 

www.ti.com Introduction

```
int main(void)

TaskP_Params tskParams;
TaskP_Handle task;

OS_init();

appC7xClecInitDru();

setup_dru_qos();

TaskP_Params_init(&tskParams);
tskParams.priority = 8u;
tskParams.stack = gTskStackMain;
tskParams.stacksize = sizeof (gTskStackMain);
task = TaskP_create(appMain, &tskParams);
if(NULL == task)
{
    OS_stop();
}
OS_start();
return 0;
}
```

Figure 1-1. C7X OS Main Function

#### 1.3 Drivers

In addition to running the operating system, C7X DSP may also use hardware resources such as peripherals, so it needs to call the underlying drivers, such as DMA, IPC, and so forth. The underlying related peripheral related drivers are generally stored in the pdk\_jacinto\_08\_04\_00\_2 directory in the RTOS SDK. You can view the libraries and related drivers that may be used ti-processor-sdk-rtos-j721e-evm-08\_04\_00\_02/vision\_apps/platform/j721e/rtos/concerto\_a72\_inc.mak, The driver codes of different versions of peripherals are not very different, so when upgrading TIDL-related software, there is no need to upgrade this. If the previous version of TIDL has related underlying driver dependencies, you can add an additional driver library file to the following three files:

- ti-processor-sdk-rtos-j721e-evm-08 04 00 02/vision apps/platform/j721e/rtos/concerto a72 inc.mak
- ti-processor-sdk-rtos-j721e-evm-08\_04\_00\_02/vision\_apps/platform/j721e/rtos/c7x\_1/concerto\_c7x\_1\_inc.mak
- ti-processor-sdk-rtos-j721e-evm-08 04 00 02/vision apps/platform/j721e/rtos/c7x 1/ concerto.mak

Add the path where the underlying driver library is located through the IDIRS variable, and add specific library files through STATIC\_LIBS, PTK\_LIBS, TIOVX\_LIBS, TIDL\_LIBS, ADDITIONAL\_STATIC\_LIBS.

#### 1.4 TIOVX

The TDA4XX processor needs to use the middleware TIOVX to realize the parallel computing of the heterogeneous processors, so the C7x DSP firmware depends on TIOVX. By default, different TIOVX versions have encapsulated TIDL as a target node, so when upgrading TIDL, you do not need to consider upgrading TIOVX. It should be noted that the version after 8.0 introduces the mechanism of TVM deployment algorithm, that is, the unsupported layer is placed on the Arm® side for calculation, and the version after 8.0 supports this mechanism. If you want to use this mechanism in versions before 8.0, you need to upgrade TIOVX. For more details, see the TIOVX usage documentation: *TIOVX User Guide*.



Introduction www.ti.com



Figure 1-2. TIOVX Block Diagram

#### **1.5 TIDL**

TIDL, as an important software library for deploying AI algorithms for TI embedded devices, is iterated and updated in each software version. Each iterative update is mainly to fix bugs in the old version and support the new features of the current deep learning algorithm. TIDL is mainly divided into two parts. The first part is to read, quantify, and convert models such as Tensorflow and ONNX of the current mainstream algorithm framework into the model format that TIDL can execute on the PC side. This part depends on the external open source libraries Opency, Flatbufffers, and Protobuf, and different versions of the SDK have different version requirements for the three libraries. Therefore, when upgrading, you need to confirm whether to upgrade according to the TIDL User Guide. The second part is to infer the converted model on the board side. The board side inference is mainly to accelerate the calculation of operators. Some operators are calculated using C7X DSP, which is implemented by TIDL, and the other part is calculated using MMA, such as volume Product calculation, Fourier transform are calculated using MMALIB. Therefore, when TIDL is upgraded, MMALIB needs to be upgraded. MMALIB usage reference MMALIB User Guide.



Figure 1-3. TIDL Block Diagram

www.ti.com Introduction

## 1.6 Memory Segment Management

TDA4X is a multi-core heterogeneous SOC, multiple cores share the same DDR, and the 32-bit processor can only access the low 2GB 0x0000\_8000\_0000~ 0x0000\_FFFF\_FFFF space, such as R5F, C66, and so forth. But 64-bit processors can access the full memory space, such as A72, C7X. In order to avoid conflicts in memory usage, you need to divide and manage the DDR memory space. In the SDK, the memory of each processor is divided and managed through python scripts. For details, see ti-processor-sdk-rtos-j721e-evm-08\_04\_00\_02/vision\_apps/platform/j721e/rtos/gen\_linker\_mem\_map.py , The memory management of A72 is not in this document. If the A72 runs Linux, the memory management is set in DTS. Reference documentation for the use of memory management tools Understanding and updating SDK memory map for J721E. The memory segment of C7X DSP is divided as follows:

```
MEMORY
    /* L2 for C7x_1 [ size 448.00 KB ] */
    L1RAM C7x 1
                          ( RWIX ) : ORIGIN = 0x64E00000 , LENGTH = 0x00004000
   MSMC C7x 1
    /* DDR for C7x_1 for Linux IPC [ size 1024.00 KB ] */
    DDR_C7x_1_IPC
   DDR_C7x_1_RESOURCE_TABLE ( RWIX ) : ORIGIN = 0xAA100000 , LENGTH = 0x00000400
   /* DDR for C7x_1 for secure vecs section [ size 16.00 KB ] */
   DDR C7x 1 SECURE VECS
                         ( RWIX ) : ORIGIN = 0xAA600000 , LENGTH = 0x00004000
    /* DDR for C7x_1 for code/data [ size 73.98 MB ] */
                          ( RWIX ) : ORIGIN = 0xAA604000 , LENGTH = 0x049FC000
   /* Memory for IPC Vring's. MUST be non-cached or cache-coherent [ size 32.00 MB ] */
IPC_VRING_MEM : ORIGIN = 0x80000000 | FMCTU = 0x80000000
   DDR C7x 1
                                  : ORIGIN = 0xB0000000 , LENGTH = 0x02000000
   APP_LOG_MEM : ORIGIN = 0x82000000 , LENGTH = 0x00040000

/* Memory for TI OpenVX shared memory. MUST be non-cached or cache-coherent [ size 63.62 MB ] */
TIOVX_OBJ_DESC_MEM : ORIGIN = 0x82040000 . LENGTH = 0x02500000
   /* Memory for remote core logging [ size 256.00 KB ] */
   TIOVX_OBJ_DESC_MEM : ORIGIN = 0x82040000 , LENGTH = 0x03FA0000
/* Memory for shared memory buffers in DDR [ size 512.00 MB ] */
   DDR_SHARED_MEM : ORIGIN = 0x88000000 , LENGTH = 0x20000000 /* DDR for c7x_1 for Scratch Memory [ size 368.00 MB ] */
   DDR C7X 1 LOCAL HEAP
                                  : ORIGIN = 0x117000000 , LENGTH = 0x10000000
```

Figure 1-4. C7X Memory Map

# 2 TIDL Upgrade

This example demonstrates how to upgrade TIDL from SDK 7.1 to 8.4 on TDA4VM. The upgrade methods for other versions are similar. This upgrade mainly includes the upgrade of TIDL, MMALIB, and C7 compilers, mainly to fix some bugs. The specific bug fixes can be viewed in the TIDL release note and MMALIB release note of each version. There are some new operators and new features are support such as batch processing, and so forth.

#### 2.1 RTOS SDK Changes

- 1. You need to remove the old version of the software, delete or move it to another directory, this example directly deletes the related software that the old version of TIDL depends on:
  - a. ti-processor-sdk-rtos-j721e-evm-07 01 00 11\$ rm -rf ./ti-cgt-c7000 1.4.0.LTS
  - b. ti-processor-sdk-rtos-j721e-evm-07 01 00 11\$ rm -rf ./tidl j7 01 03 00 11
  - c. ti-processor-sdk-rtos-j721e-evm-07 01 00 11\$ rm -rf ./mmalib 01 03 00 06
- 2. Copy the TIDL related software in the 8.4SDK to the 7.1SDK directory:
  - a. ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11\$ cp ../../ti-8.4/ti-processor-sdk-rtos-j721e-evm-08\_04\_00\_02/ti-cgt-c7000\_3.0.0.STS ./ti-cgt-c7000\_1.4.0.LTS -r
  - b. ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11\$ cp ../../ti-8.4/ti-processor-sdk-rtos-j721e-evm-08\_04\_00\_02/mmalib\_02\_04\_00\_06 ./mmalib\_01\_03\_00\_06 -r
  - c. ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11\$ cp ../../ti-8.4/ti-processor-sdk-rtos-j721e-evm-08\_04\_00\_02/tidl\_j721e\_08\_04\_00\_12 ./tidl\_j7\_01\_03\_00\_11 -r

TIDL Upgrade www.ti.com

3. The path of the library generated by TIDL and MMALIB in 8.4SDK has changed, so the path needs to be modified during the upgrade. The details are as follows:

```
diff --git a/tidl_j7_01_03_00_11/makerules/config.mk b/tidl_j7_01_03_00_11/makerules/config.mk
index 6a67f858..af1c084e 100644
--- a/tidl_j7_01_03_00_11/makerules/config.mk
+++ b/tidl_j7_01_03_00_11/makerules/config.mk
@@ -99,20 +99,20 @@ BUILD_LIDAR_PREPROC ?=
  ifdef SystemRoot
  PSDK INSTALL PATH ?= C:\ti
 else
-PSDK INSTALL PATH ?= /ti/j7presi/workarea/
+PSDK INSTALL PATH = $ (pwd) / . . / . . /
 endif
 ifdef SystemRoot
                                         ?="$(PSDK INSTALL PATH)\bios 6 83 02 07"
-BIOS PATH
                                         ?="$(PSDK_INSTALL_PATH)\xdctools_3_61_04_40_core"
-XDCTOOLS PATH
                                         ?="$(PSDK_INSTALL_PATH)\bios_6_83_00_18"
?="$(PSDK_INSTALL_PATH)\xdctools_3_61_03_29_core"
+BIOS PATH
+XDCTOOLS PATH
                                         ?="$(PSDK_INSTALL_PATH)\ivision"
  IVISION PATH
 ?=$(PSDK_INSTALL_PATH)\opencv_3.1.0_msvc_2015_x64\opencv\sources
?=$(PSDK_INSTALL_PATH)\ti-cgt-c7000_3.0.0.STS
 TIDL OPENCV PATH
-DSP TOOLS
+DSP TOOLS
                                         ?=$(PSDK INSTALL PATH)\ti-cgt-c7000 1.4.0.LTS
                                      ?=$(PSDK_INSTALL_PATH)\flatbuffers-1.12.0
?=$(PSDK_INSTALL_PATH)\mmalib_02_04_00_05
 TIDL_FLATBUF_PATH
-MMALIB PATH
-PDK_INSTALL_PATH ?=$(PSDK_INSTALL_PATH)\pdk_jacinto_08_04_00_21\packages
+MMALIB PATH
                                        ?=$(PSDK INSTALL PATH)\mmalib 01 03 00 06
                                        ?=$(PSDK_INSTALL_PATH)\pdk_jacinto_07_01_00_45\packages
+PDK INSTALL PATH
                                        ?=$(PSDK_INSTALL_PATH)\vision_apps\concerto
?=$(PSDK_INSTALL_PATH)\tiovx
  CONCERTO ROOT
 TIOVX PATH
                                         ?=$(PSDK_INSTALL_PATH)\vision_apps
 VISION APPS PATH
00 -122,12 +122,12 00 TIDL GRAPHVIZ PATH ?="$(PSDK INSTALL PATH)\graphviz-2.38 x64"
 CUDA PATH ?= "C:/Program Files/NVIDIA GPU Computing Toolkit/CUDA/v9.0/"
  CUDNN PATH ?= "D:/work/cuDNN/cudnn-9.0-v7.0/
 else
                                         ?="$(PSDK_INSTALL_PATH)/bios_6_83_02_07"
?="$(PSDK_INSTALL_PATH)/xdctools_3_61_04_40_core"
?="$(PSDK_INSTALL_PATH)/bios_6_83_00_18"
-BIOS PATH
-XDCTOOLS PATH
+BIOS PATH
                                        ?="$(PSDK_INSTALL_PATH)/xdctools_3_61_03_29_core"
?="$(PSDK_INSTALL_PATH)/ivision"
+XDCTOOLS PATH
 IVISION PATH
                                        ?="$(PSDK INSTALL PATH)/ti-cgt-c7000_3.0.0.STS"
-DSP TOOLS
                                        ?="$(PSDK_INSTALL_PATH)/mmalib_02_04_00_05"
?="$(PSDK_INSTALL_PATH)/pdk_jacinto_08_04_00_21/packages"
-MMALIB PATH
-PDK INSTALL PATH
                                        ?="$(PSDK_INSTALL_PATH)/ti-cgt-c7000_1.4.0.LTS"
?="$(PSDK_INSTALL_PATH)/mmalib_01_03_00_06"
+DSP_TOOLS
+MMALIB PATH
+PDK INSTALL PATH
                                        ?="$(PSDK INSTALL PATH)/pdk jacinto 07 01 00 45/packages"
                                         ?=$(PSDK_INSTALL_PATH)/vision_apps/concerto
?=$(PSDK_INSTALL_PATH)/tiovx
  CONCERTO ROOT
 TIOVX PATH
 VISION_APPS PATH
                                       ?=$(PSDK_INSTALL_PATH)/vision_apps
@@ -161,7 + 161,7 @@ CORE ?= dsp
  # Default RTOS is FREERTOS
  # Supported values: FREERTOS, SYSBIOS
-RTOS ?= FREERTOS
+RTOS ?= SYSBIOS
\label{limits} \begin{array}{lll} \mbox{diff --git a/vision\_apps/apps/basic\_demos/app\_tirtos/concerto\_c7x\_inc.mak b/vision\_apps/apps/basic\_demos/app\_tirtos/concerto\_c7x\_inc.mak b/vision\_apps/apps/basic\_demos/app\_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/app_tirtos/a
index 4c30e077...38530b96 100755
--- a/vision apps/apps/basic demos/app tirtos/concerto c7x inc.mak
+++ b/vision apps/apps/basic demos/app tirtos/concerto c7x inc.mak
@@ -17,8 +17,8 @@ LDIRS += $(PDK_PATH)/packages/ti/drv/sciclient/lib/j721e/c7x_1/$(TARGET_BUILD)/
LDIRS += $(TIOVX_PATH)/lib/$(TARGET_PLATFORM)/$(TARGET_CPU)/$(TARGET_OS)/$(TARGET_BUILD)
 LDIRS += $(PTK_PATH)/lib/$(TARGET_PLATFORM)/$(TARGET_CPU)/$(TARGET_OS)/$(TARGET_BUILD)
  \texttt{LDIRS} \ += \ \$ \ (\texttt{VISION\_APPS\_PATH}) \ / \ \texttt{1ib/\$} \ (\texttt{TARGET\_PLATFORM}) \ / \ \$ \ (\texttt{TARGET\_CPU}) \ / \ \$ \ (\texttt{TARGET\_OS}) \ / \ \$ \ (\texttt{TARGET\_BUILD}) 
-LDIRS += $(MMALIB PATH)/lib/release
-LDIRS += $(TIDL_PATH)/lib/dsp/algo/release
+LDIRS += $(MMALIB_PATH)/lib/C7100/release
+LDIRS += $(TIDL PATH)/lib/j721e/dsp/algo/release
  STATIC LIBS += app utils mem
  STATIC_LIBS += app_utils_console_io
```

www.ti.com TIDL Upgrade

TIOVX has made some upgrade changes in version 8.4 compared to version 7.1, so it needs to be modified to adapt to 7.1.

```
diff --git a/tidl j7 01 03 00 11/ti dl/rt/src/a72/concerto.mak b/tidl j7 01 03 00 11/
ti dl/rt/src/a72/concerto.mak
index 33c15839..978f94da 100644
--- a/tidl_j7_01_03_00_11/ti_dl/rt/src/a72/concerto.mak +++ b/tidl_j7_01_03_00_11/ti_dl/rt/src/a72/concerto.mak @@ -20,20 +20,18 @@ LDTRS += $(LINUX_FS_PATH)/usr/lib
 TIOVX LIBS =
 TIOVX LIBS += vx framework
-TIOVX LIBS += vx platform psdk j7
+TIOVX_LIBS += vx_platform_psdk_j7_linux
 TIOVX_LIBS += vx_kernels_host_utils
 TIOVX LIBS += vx kernels tidl
-ifeq ($(TARGET PLATFORM), J7)
-TIOVX_LIBS += vx_kernels_tvm
-endif
 TIOVX LIBS += vx kernels openvx core
 TIOVX LIBS += vx utils
 VISION_APPS_UTILS_LIBS += app_utils_console_io
 VISION APPS UTILS LIBS += app_utils_ipc
-VISION APPS UTILS LIBS += app rtos_linux mpu1_common +VISION APPS UTILS LIBS += app_tirtos_linux_mpu1_common
 VISION_APPS_UTILS_LIBS += app_utils_remote_service
 VISION APPS UTILS LIBS += app utils mem
 VISION_APPS_UTILS_LIBS += app_utils_perf_stats
diff -\overline{g}it \overline{a/t}idl\overline{j}7_01_03_00\overline{1}1/ti\overline{d}1/rt\overline{d}src/concerto_common.mak b/tidl\overline{j}7_01_03_00_11/
ti dl/rt/src/concerto_common.mak
index 8c09bc08..e63f0fbc 100644
--- a/tidl_j7_01_03_00_11/ti_dl/rt/src/concerto_common.mak
+++ b/tidl_j7_01_03_00_11/ti_dl/rt/src/concerto_common.mak
@@ -4,13 +4,8 @@ CFLAGS += -FPIC -Wno-int-to-pointer-cast -Wno-stringop-truncation -Wno-format-ov
 CPPFLAGS += -fPIC --std=c++11
 CSOURCES
                += ../tidl rt ovx.c
              += ../tidl_rt_utils.c
+= ../tidl_rt_ovx_debug_utils.c
-CSOURCES
-CSOURCES
-CPPSOURCES += ../tidl_rt_ovx_datamove.cpp
-ifeq ($(TARGET PLATFORM), J7)
              += ../tvm_rt_ovx.c
-CSOURCES
-endif
 IDIRS :=
 IDIRS += $(IVISION PATH)
diff --git a/tidl j7 01 03 00 11/ti dl/rt/src/tidl rt ovx.c b/tidl j7 01 03 00 11/ti dl/rt/src/
tidl rt ovx.c
index 3a659729..234d6109 100644
--- a/tidl_j7_01_03_00_11/ti_dl/rt/src/tidl_rt_ovx.c
+++ b/tidl_j7_01_03_00_11/ti_dl/rt/src/tidl_rt_ovx.c
@@ -67,13 + 67,6 @@
 #include <tivx utils graph perf.h>
 #include <tivx utils tidl trace.h>
-#if
        defined (SOC J721E)
-#include <TI/tivx_soc_j721e.h>
-#elif defined (SOC_J721S2)
-#include <TI/tivx soc j721s2.h>
-#elif defined (SO\overline{C}_{J784S4})
-#include <TI/tivx_soc_j784s4.h>
-#endif
 #include <stdio.h>
 #include <stdint.h>
@@ -86,6 +79,69 @@
 #include <math.h>
#include "itidl_rt.h"
 #include "tidl rt ovx_utils.h"
+/*! \brief Target name for DSP_C7_1
               This target task is first in priority.
+ *
               Each of the C7X targets are assigned a different
```

TIDL Upgrade www.ti.com

```
task priority. Subsequent C7X targets are assigned
+ *
             lower priority than the preceding target (i.e.,
             than \ref TIVX_TARGET_DSP_C7_1_PRI_1). Therefore, the \ref TIVX_TARGET_DSP_C7_1_PRI_2 target will be preempted by \ref TIVX_TARGET_DSP_C7_1_PRI_2 target will be
+ *
             the higher priority target is unblocked to execute.
+ * \ingroup group_tivx_ext_targets
                                   "DSP C7-1"
+#define TIVX TARGET DSP C7 1
+/*! \brief Target name for DSP C7 1
             This target task is first in priority.
             This aliases to the same task as \ref TIVX TARGET DSP C7 1
+ * \ingroup group_tivx_ext_targets
+#define TIVX TARGET DSP C7 1 PRI 1
                                           TIVX TARGET DSP C7 1
+/*! \brief Target name for DSP_C7-1_PRI_2
             This target task is second in priority
+ * \ingroup group_tivx_ext_targets
+#define TIVX TARGET DSP C7 1 PRI 2
                                           "DSP C7-1 PRI 2"
+/*! \brief Target name for DSP C7-1 PRI 3
             This target task is third in priority
+ * \ingroup group_tivx_ext_targets
+ */
                                            "DSP_C7-1_PRI_3"
+#define TIVX TARGET DSP C7 1 PRI 3
+/*! \brief Target name for DSP_C7-1_PRI_4
+ * This target task is fourth in priority
+ * \ingroup group_tivx_ext_targets
+#define TIVX TARGET DSP C7 1 PRI 4
                                          "DSP C7-1 PRI 4"
+/*! \brief Target name for DSP_C7-1_PRI_5
             This target task is fifth in priority
+ * \ingroup group_tivx_ext_targets
+#define TIVX TARGET DSP C7 1 PRI 5
                                           "DSP C7-1 PRI 5"
+/*! \brief Target name for DSP_C7-1_PRI_6
             This target task is sixth in priority
+ * \ingroup group_tivx_ext_targets
+#define TIVX TARGET DSP C7 1 PRI 6
                                           "DSP C7-1 PRI 6"
+/*! \brief Target name for DSP C7-1 PRI 7
             This target task is seventh in priority
+ * \ingroup group_tivx_ext_targets
+ */
                                            "DSP C7-1 PRI 7"
+#define TIVX_TARGET_DSP_C7_1_PRI_7
+/*! \brief Target name for DSP C7-1 PRI 8
             This target task is eighth in priority
+ * \ingroup group_tivx_ext_targets
+#define TIVX_TARGET_DSP_C7_1_PRI_8
                                            "DSP C7-1 PRI 8"
 extern char* strdup(const char*);
 #define TIVX TIDL TRACE DATA SIZE (256 * 1024 * 1024)
diff --git a/\overline{\tau}iovx7kerne\overline{\tau}s j77include/TI/j7_tidl.h b/tiovx/kernels_j7/include/TI/j7_tidl.h
index 855672b0..654df4f8 100644
--- a/tiovx/kernels_j7/include/TI/j7_tidl.h
+++ b/tiovx/kernels_j7/include/TI/j7_tidl.h
@@ -106,6 +106,9 @@ typedef struct{
   /**TIDL input/output buffer descriptor*/
   sTIDL_IOBufDesc_t ioBufDesc;
+ /** Flag to enable optimization ivision alg activate, default it is disabled */
+ vx uint32 optimize ivision activation;
 }tivxTIDLJ7Params;
```

www.ti.com TIDL Upgrade

The 8.4 TIDL depends on the app\_utils\_init library, so it needs to be copied to the 7.1SDK:

 ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11\$ cp ./../ti-8.4/ti-processor-sdk-rtos-j721e-evm-08\_04\_00\_02/ vision\_apps/utils/app\_init ./vision\_apps/utils/ -r

In addition to modifying the relevant paths, the latest version of TIDL code has been added, causing the memory segment to need to be re-allocated, otherwise an error will be reported using the default memory allocation of 7.1SDK:

- 1. ti-processor-sdk-rtos-j721e-evm-07 01 00 11/vision apps/tools/PyTI PSDK RTOS\$ pip3 install -e . --user
- Modify vision\_apps/apps/basic\_demos/app\_tirtos/tirtos\_linux/gen\_linker\_mem\_map.py as follows:

```
diff --git a/vision_apps/apps/basic_demos/app_tirtos/tirtos_linux/gen_linker_mem_map.py b/
vision_apps/apps/basic_demos/app_tirtos/tirtos_linux/gen_linker_mem_map.py
index eba9d84b..871fe762 100755
--- a/vision_apps/apps/basic_demos/app_tirtos/tirtos_linux/gen_linker_mem_map.py +++ b/vision_apps/apps/basic_demos/app_tirtos/tirtos_linux/gen_linker_mem_map.py @@ -200,7 +200,7 @@ c7x_1_ddr_vecs_size = 16*KB;
 c7x \ 1 \ ddr \ secure \ vecs \ addr = c7x \ 1 \ ddr \ resource \ table \ addr + 5*MB;
 c7x_1_ddr_secure_vecs_size = 16*\overline{KB};
c7x 1 ddr_addr = c7x 1 ddr_secure_vecs_addr + c7x 1 ddr_secure_vecs_size;
-c7x 1 ddr_size = 16*MB - (c7x 1 ddr_addr-c7x 1 ddr_ipc_addr);
+c7x_1_ddr_size = 32*MB - (c7x_1_ddr_addr-c7x_1_ddr_ipc_addr);
 # DDR memory allocation for various shared memories
@@ -256,7 +256,7 @@ c66x_2_ddr_scratch_addr
                                                              = c66x 2 ddr local heap addr +
c66x_2_ddr_local_heap
 c66x 2 ddr scratch size
                                     = 48*MB;
c7x\_1\_ddr\_local\_heap\_addr = c66x\_2\_ddr\_scratch\_addr + c66x\_2\_ddr\_scratch\_size; -c7x\_1\_ddr\_local\_heap\_size = 256*MB;
+c7x_1_ddr_local_heap_size = 240*MB;
 c7x 1 ddr scratch addr
                                    = c7x 1 ddr local heap addr + c7x 1 ddr local heap size;
                                 = c/x_1_ddr_local_neap_addr + c/x_1_ddr_local_neap_addr);
= ddr_mem_size - 32*MB - (c7x_1_ddr_scratch_addr - ddr_mem_addr);
 c7x 1 ddr scratch size
```

3. Execute the following command to generate a new memory management segment *ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11/vision\_apps/apps/basic\_demos/app\_tirtos/tirtos\_linux\$./gen\_linker\_mem\_map.py*.

The complete patch of the entire RTOS SDK is as follows: 0001-7.1SDK-upgrade-8.4-TIDL.patch.

#### 2.2 TIDL PC Tool Changes

The 8.4 version of the PC tool relies on Open CV 4.1.0, protobuf 3.11.3, flatbuffers-1.12.0, and needs to be upgraded to the corresponding version. The specific compilation is as follows: TIDL build Instruction

#### 2.3 Linux SDK Changes

The changes of the Linux SDK are mainly aimed at the modification of the C7 memory segment, which needs to correspond to it in the Linux DTS, otherwise an error occura when running on the board. The main modified files are: board-support/linux-5.4.74+gitAUTOINC+9574bba32a-g9574bba32a/arch/arm64/boot/dts/ti/k3-j721e-som-p0.dtsi and board-support/linux-5.4.74+gitAUTOINC+9574bba32a-g9574bba32a/arch/arm64/boot/dts/ti/k3-j721e-vision-apps.dtso.

Patch file 0001-upgrade-TIDL-to-8.4-memory-map-changes.patch, the complete changes are as follows:

Demo Verify INSTRUMENTS
www.ti.com

```
rtos_ipc_memory_region: ipc-memories@aa000000 {
             reg = <0x00 0xaa000000 0x00 0x01c00000>;
         alignment = <0x1000>;
             no-map;
diff --git a/board-support/linux-5.4.74+gitAUTOINC+9574bba32a-g9574bba32a/arch/arm64/boot/dts/ti/
k3-j721e-vision-apps.dtso b/board-support/linux-5.4.74+gitAUTOINC+9574bba32a-g9574bba32a/arch/arm64/
\verb|boot/dts/ti/k3-j721e-vision-apps.dtso|\\
index f2719997f..13c2b782f 100644
  - a/board-support/linux-5.4.74+gitAUTOINC+9574bba32a-g9574bba32a/arch/arm64/boot/dts/ti/k3-j721e-
vision-apps.dtso
+++ b/board-support/linux-5.4.74+gitAUTOINC+9574bba32a-g9574bba32a/arch/arm64/boot/dts/ti/k3-j721e-
vision-apps.dtso
@@ -102,18 +102,18 @@
         reg = <0x00 0xa5900000 0x00 0x00700000>;
         no-map;
     vision_apps_memory_region: vision_apps-dma-memory@ac000000
     vision_apps memory_region: vision_apps-dma-memory@ad000000 {
    compatible = "shared-dma-pool";
         reg = <0x00 0xac000000 0x00 0x02000000>;
         reg = <0x00 0xad000000 0x00 0x02000000>;
         no-map;
     vision apps shared region: vision apps shared-memories {
         compatible = "dma-heap-carveout";
reg = <0x00 0xae000000 0x00 0x20000000>;
         reg = <0x00 0xaf000000 0x00 0x20000000>;
     vision_apps_core_heaps: vision_apps-core-heap-memory@ce000000
     vision_apps_core_heaps: vision_apps-core-heap-memory@cf000000 {
    compatible = "shared-dma-pool";
         reg = <0x00 0xce000000 0x00 0x2d000000>;
         reg = <0x00 \ 0xcf000000 \ 0x00 \ 0x2c000000>;
         no-map:
     vision apps mcu r5fss0 corel dma memory region: vision apps-r5f-dma-memory@fb0000000 {
2.17.1
```

# 3 Demo Verify

- 1. Make a pre-build SD card:
  - a. ti-processor-sdk-rtos-j721e-evm-07 01 00 11-prebuilt\$ sudo ./mk-linux-card.sh /dev/sdc
  - b. ti-processor-sdk-rtos-j721e-evm-07 01 00 11-prebuilt\$./install to sd card
  - c. ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11-prebuilt\$./install\_data\_set\_to\_sd\_card.sh ../ psdk\_rtos\_ti\_data\_set\_07\_01\_00.tar.gz
- 2. Save the previous changes, compile the SDK, and update the SD card:
  - a. ti-processor-sdk-rtos-j721e-evm-07 01 00 11/vision apps\$ make sdk -j8
  - b. ti-processor-sdk-rtos-j721e-evm-07 01 00 11/vision apps\$ make linux fs install sd
  - c. ti-processor-sdk-linux-j7-evm-07 01 00 10\$ make all -j8
  - d. ti-processor-sdk-linux-j7-evm-07\_01\_00\_10\$ make install
  - e. ti-processor-sdk-linux-j7-evm-07\_01\_00\_10\$ cp ./targetNFS/boot/\* /media/\$USER/rootfs/boot/
- 3. Download the mobileNetv1 model for test:
  - a. git clone https://github.com/shicai/MobileNet-Caffe.git
- 4. Copy the model to the corresponding directory to generate a model format that TIDL can execute:
  - a. ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11/tidl\_j7\_01\_03\_00\_11/ti\_dl/test/testvecs/models/public/caffe\$ mkdir mobileNet1.0v1&cd mobileNet1.0v1/
  - b. cp ~/Desktop/MobileNet-Caffe/mobilenet.caffemodel ./
  - c. cp ~/Desktop/MobileNet-Caffe/mobilenet\_deploy.prototxt ./
  - d. ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11/tidl\_j7\_01\_03\_00\_11/ti\_dl/utils/tidlModelImport\$./out/tidl\_model\_import.out ../../.ti\_dl/test/testvecs/config/import/public/caffe/tidl\_import\_mobilenet\_v1.txt

www.ti.com Demo Verify

```
Caffe Network File : ../../test/testvecs/models/public/caffe/mobileNet1.0v1/
mobilenet deploy.prototxt
Caffe Model File
                : ../../test/testvecs/models/public/caffe/mobileNet1.0v1/
mobilenet.caffemodel
TIDL Network File : ../../test/testvecs/config/tidl_models/caffe/tidl_net_mobilenet_v1.bin
TIDL IO Info File : ../../test/testvecs/config/tidl_models/caffe/tidl_io_mobilenet_v1_
                         MOBILENET
Name of the Network :
~~~~Running TIDL in PC emulation mode to collect Activations range for each layer~~~~
Processing config file #0: /home/test/Desktop/pc disk/ti sdk/TDA4VM/ti-7.1/ti-processor-
sdk-rtos-j721e-evm-07_01_00_11/tidl_j7_01_03_00_11/ti_dl/test/testvecs/config/tidl_models/caffe/tidl_import_mobilenet_v1.txt.qunat_stats_config.txt
 ----- TIDL Process with REF ONLY FLOW -----
             280.71 .... A: 895, 1.0000, 1.0000, 895 ....
    0 . . . T
    1 . . T 279.96 . . . . . A : 557, 0.5000, 0.5000, 2 . . . T 263.92 . . . . . A : 442, 0.3333, 0.3333, 3 . . . T 260.39 . . . . . A : 498, 0.2500, 0.2500,
                                                                829 ....
                                                                829 ....
                                                               751 ....
~~~~Running TIDL in PC emulation mode to collect Activations range for each layer~~~~
Processing config file #0 : /home/test/Desktop/pc_disk/ti_sdk/TDA4VM/ti-7.1/ti-processor-sdk-rtos-j721e-evm-07_01_00_11/tidl_j7_01_03_00_11/ti_d1/test/testvecs/config/tidl_models/caffe/
tidl import mobilenet v1.txt.qunat stats config.txt
           ----- TIDL Process with REF ONLY FLOW ------
    566.09 .... A:
    0 . . . Т
                                                                 895 ....
                                           557, 0.5000, 1.0000,
                                                                733 ....
                                           442, 0.3333, 0.6667, 675 ....
 ----- Network Compiler Traces -----
successful Memory allocation
*************
** ALL MODEL CHECK PASSED
```

- 5. Copy the newly generated model to the board side:
  - a. cp ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11/tidl\_j7\_01\_03\_00\_11/ti\_dl/test/testvecs/config/tidl\_models/caffe/ tidl\_io\_mobilenet\_v1\_1.bin /media/\$USER/rootfs/opt/vision\_apps/test\_data/tivx/tidl\_models/
  - b. cp ti-processor-sdk-rtos-j721e-evm-07\_01\_00\_11/tidl\_j7\_01\_03\_00\_11/ti\_dl/test/testvecs/config/tidl\_models/caffe/ tidl\_net\_mobilenet\_v1.bin /media/\$USER/rootfs/opt/vision\_apps/test\_data/tivx/tidl\_models/
- 6. Run demo on TDA4EVM:
  - a. cd /opt/vision\_apps
  - b. source ./vision\_apps\_init.sh
  - c. ./run\_app\_tidl.sh

Summary Summary Www.ti.com



Figure 3-1. Image Classification Result

# 4 Summary

This article takes 7.1SDK as an example to upgrade TIDL to version 8.4 and even though it is expected to work for other releases also but may need slight modification if you required. The upgrade methods for other versions are similar, and you can make your own if the upgraded version is the same as the version in the document, after copying the TIDL, MMALIB, and C7 compilers of 8.4SDK, you only need to use the two patch applications provided in the text to recompile the SDK. If the upgraded version is inconsistent with the text, you can refer to the steps in the text to generate the corresponding patch. It should be noted that after the upgrade, the previous version of the model cannot be run in the upgraded SDK, and the corresponding board model file must be re-imported.

## **5 References**

- Texas Instruments: C7000 C/C++Optimizing Compiler Users Guide
- Texas Instruments: TI-RTOS Kernel (SYS/BIOS) User's Guide
- PDK4.2
- TIOVX User Guide
- Understanding and updating SDK memory map for J721E
- TIDL User Guide
- · MMALIB User Guide
- TIDL release note
- MMALIB release note
- Vision Apps User Guide

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated