

# Using Push Buttons

Hsi-Pin Ma

https://eeclass.nthu.edu.tw/course/18498
Department of Electrical Engineering
National Tsing Hua University



#### **Switch Contact Bounce**

- Push button contains a meta spring which will cause signal bounce when switching
  - A random number of unwanted signal pulses
  - Usually in µs range but will settle within 20ms
  - FPGA is sensitive to pulses down to **nsec** range





#### **Debounce Circuits**

#### Spec

- 4-bit shift register clocked at 100Hz (10ms period)
- Input is the push button input
- When all 4 bits of the registers are high the output of the debounce circuit changes to high





#### debounce\_circuit.v

```
`include "global.v"
module debounce_circuit(
 clk. // clock control
 rst n, // reset
 pb_in, //push button input
 pb_debounced // debounced push button output
// declare the I/Os
input clk; // clock control
input rst_n; // reset
input pb_in; //push button input
output pb_debounced; // debounced push button output
reg pb_debounced; // debounced push button output
// declare the internal nodes
reg [3:0] debounce_window; // shift register flip flop
reg pb_debounced_next; // debounce result
```

```
// Shift register
always @(posedge clk or negedge rst_n)
if (~rst n)
  debounce window <= 4'd0;
 else
  debounce_window <= {debounce_window[2:0], pb_in};</pre>
// debounce circuit
always @*
if (debounce window == 4'b1111)
  pb_debounced_next = 1'b1;
 else
  pb_debounced_next = 1'b0;
always @(posedge clk or negedge rst_n)
 if (~rst n)
  pb_debounced <= 1'b0;
 else
  pb_debounced <= pb_debounced_next;</pre>
endmodule
```



#### Level Control vs. Pulse Control

- You can use *level* to control circuits to operate at certain function continuously for a period of time
  - enable control
- You can also use *pulse* to trigger circuits for one certain function once
  - state transition control in FSM
    - no pulse: remain at the same state
    - pulse received: jump to next state



#### **One-Pulse Generation**

 When one presses the push button for a short moment, the time that the switch is closed (ms range) is usually much longer than one clock period (µs or ns range)



• The one-pulse circuit generates only a one-clock-periodlong pulse every time the push button is hit, independent of the time one keeps the button pressed





### **One-Pulse Generation**





#### **One-Pulse Generation**

#### Another design







## example: one\_pulse





## clock\_generator.v

always @\*

begin

end

else

// Clock Divider: Counter operation

if (count\_50M == `DIV\_BY\_50M-1)

 $clk_1_next = \sim clk_1;$ 

count 50M next = `DIV BY 50M BIT WIDTH'd0;

```
`include "global.v"
module clock_generator(
 clk, // clock from crystal
 rst_n, // active low reset
 clk_1, // generated 1 Hz clock
 clk_100 // generated 100 Hz clock
);
// Declare I/Os
input clk; // clock from crystal
input rst_n; // active low reset
output clk_1; // generated 1 Hz clock
output clk_100; // generated 100 Hz clock
reg clk_1; // generated 1 Hz clock
reg clk_100; // generated 100 Hz clock
// Declare internal nodes
reg [`DIV_BY_50M_BIT_WIDTH-1:0]
count_50M, count_50M_next;
reg ['DIV_BY_500K_BIT_WIDTH-1:0]
count_500K, count_500K_next;
reg clk_1_next;
reg clk_100_next;
```

```
begin
                                                       count_50M_next = count_50M + 1'b1;
                                                       clk_1_next = clk_1;
                                                      end
                                                     // Counter flip-flops
                                                     always @(posedge clk or negedge rst_n)
                                                      if (~rst_n)
                                                      begin
                                                       count 50M <= DIV BY 50M BIT WIDTH'b0;
                                                       clk 1 <=1'b0;
                                                      end
                                                      else
                                                      begin
                                                       count_50M <= count_50M_next;</pre>
                                                       clk 1 <= clk 1 next;
                                                      end
     Remember to use clk_100 in real design!!!
Hsi-Pin Ma
                                                     endmodule
```



### one\_pulse.v

```
module one_pulse(
 clk, // clock input
 rst_n, //active low reset
 in_trig, // input trigger
 out_pulse // output one pulse
);
// Declare I/Os
input clk; // clock input
input rst_n; //active low reset
input in_trig; // input trigger
output out_pulse; // output one pulse
reg out_pulse; // output one pulse
// Declare internal nodes
reg in_trig_delay;
// Buffer input
always @(posedge clk or negedge rst_n)
 if (\sim rst n)
  in_trig_delay <= 1'b0;
 else
  in_trig_delay <= in_trig;
```

```
// Pulse generation
assign out_pulse_next = in_trig &
  (~in_trig_delay);

always @(posedge clk or negedge rst_n)
  if (~rst_n)
   out_pulse <=1'b0;
  else
   out_pulse <= out_pulse_next;

endmodule</pre>
```





### top.v

```
module top(
 clk, // Clock from crystal
 rst n, //active low reset
 pb_in, //push button input
 led 1, // 1Hz divided clock
 led pb, // LED display output (push button)
 led 1pulse // LED display output (1 pulse)
);
// Declare I/Os
input clk; // Clock from crystal
input rst n; //active low reset
input pb in; //push button input
output led 1; // 1Hz divided clock
output led pb; // LED display output (push button)
output led 1pulse; // LED display output (1 pulse)
// Declare internal nodes
wire pb debounced; // push button debounced out
```

```
clk_debounce_circuit one_pulse led_1pulse
```

```
// Clock generator module
clock_generator U_cg(
 .clk(clk), // clock from crystal
 .rst_n(rst_n), // active low reset
 .clk_1(led_1), // generated 1 Hz clock
 .clk_100(clk_100) // generated 100 Hz clock
);
// debounce circuit
debounce_circuit U_dc(
 .clk(clk_100), // clock control
 .rst_n(rst_n), // reset
 .pb_in(pb_in), //push button input
 .pb_debounced(led_pb) // debounced push button out
);
// 1 pulse generation circuit
one_pulse U_op(
 .clk(led_1), // clock input
 .rst_n(rst_n), //active low reset
 .in_trig(led_pb), // input trigger
 .out_pulse(led_1pulse) // output one pulse
endmodule
```



# Timer Example



#### Timer with FSM

• timer function with 1-bit control for stop (S0), start(S1)

Inputs: pressed Outputs: count\_enable







### downcounter.v (1/2)



```
`define BCD BIT WIDTH 4
'define BCD ZERO 4'd0
`define INCREMENT 1'b1
module downcounter(
 value, // counter value
 borrow, // borrow indicator for counter to next stage
 clk, // global clock
 rst n, // active low reset
 decrease, // decrease input from previous stage of counter
 init value, // initial value for the counter
 limit // limit for the counter
);
output [BCD_BIT_WIDTH-1:0] value; // counter value
output borrow; // borrow indicator for counter to next stage
input clk; // global clock
input rst_n; // active low reset
input decrease; // decrease input from previous stage of counter
input [`BCD_BIT_WIDTH-1:0] init_value; // initial value for the
counter
input [`BCD_BIT_WIDTH-1:0] limit; // limit for the counter
reg [`BCD_BIT_WIDTH-1:0] value; // output (in always block)
reg [`BCD_BIT_WIDTH-1:0] value_tmp; // input to dff (in always block)
reg borrow; // borrow indicator for counter to next stage
```



## downcounter.v (2/2)

```
// Combinational logics
always @*
if (value==`BCD_ZERO && decrease)
 begin
  value tmp = limit;
  borrow = `ENABLED;
 end
 else if (decrease)
  begin
  value_tmp = value - `INCREMENT;
  borrow = `DISABLED;
 end
 else
 begin
  value tmp = value;
  borrow = `DISABLED;
  end
```

```
// register part for BCD counter
always @(posedge clk or negedge rst_n)
  if (~rst_n) value <= init_value;
  else value <= value_tmp;
endmodule</pre>
```







### downcounter\_2d.v (1/2)

```
decrease_enable decrease
                                                     value
                                                               digit0
                init_value \frac{4}{}
         4'd0
                      limit \frac{4}{}
                                     Udc0
         4'd9
                        clk ·
                                                     borrow br0
                      rst_n _
                  decrease
                                                     value
                                                               digit1
                 init value.
          4'd3
                      limit _
          4'd5
                                     Udc1
                        clk -
                                                     borrow br1
                      rst_n -
```

```
`include "global.v"
module downcounter 2d(
 digit1, // 2nd digit of the down counter
 digit0, // 1st digit of the down counter
 clk, // global clock
 rst n, // active low reset
 en // enable/disable for stopwatch
);
output ['BCD BIT WIDTH-1:0] digit1;
output ['BCD BIT WIDTH-1:0] digit0;
input clk; // global clock
input rst n; // active low reset
input en; // enable/disable for stopwatch
wire br0, br1; // borrow indicator
wire decrease_enable;
assign decrease enable = en &&
  (~((digit0==`BCD_ZERO) &&
  (digit1==`BCD ZERO)));
```



### downcounter\_2d.v (2/2)



```
// 30 sec down counter
downcounter Udc0(
 .value(digit0), // counter value
 .borrow(br0), // borrow indicator for counter to next stage
 .clk(clk), // global clock signal
 .rst n(rst n), // low active reset
 .decrease(decrease enable), // decrease input from previous stage of counter
 .init value(`BCD ZERO), // initial value for the counter
 .limit(`BCD NINE) // limit for the counter
);
downcounter Udc1(
 .value(digit1), // counter value
 .borrow(br1), // borrow indicator for counter to next stage
 .clk(clk), // global clock signal
 .rst n(rst n), // low active reset
 .decrease(br0), // decrease input from previous stage of counter
 .init value('BCD THREE), // initial value for the counter
 .limit(`BCD_FIVE) // limit for the counter
```



### fsm.v (1/2)



```
`include "global.v"
module fsm(
 count enable, // if counter is enabled
 in, //input control
 clk, // global clock signal
 rst n // low active reset
);
// outputs
output count_enable; // if counter is enabled
// inputs
input clk; // global clock signal
input rst_n; // low active reset
input in; //input control
reg count_enable; // if counter is enabled
reg state; // state of FSM
reg next_state; // next state of FSM
```



## fsm.v (2/2)

```
// FSM state decision
always @*
 case (state)
  `STAT PAUSE:
  if (in)
   begin
   next_state = `STAT_COUNT;
    count enable = `ENABLED;
   end
   else
   begin
    next_state = `STAT_PAUSE;
   count enable = `DISABLED;
   end
  `STAT COUNT:
  if (in)
   begin
    next state = `STAT PAUSE;
   count enable = `DISABLED;
   end
   else
   begin
   next_state = `STAT_COUNT;
    count_enable = `ENABLED;
   end
```

```
default:
  begin
   next_state = `STAT_DEF;
   count enable = `DISABLED;
  end
 Endcase
// FSM state transition
always @(posedge clk or negedge rst_n)
 if (~rst_n)
  state <= `STAT PAUSE;</pre>
 else
  state <= next_state;</pre>
endmodule
```

#### STATE\_PAUSE STATE\_COUNT





### timer.v (1/2)

```
`include "global.v"
module timer(
 segs, // 7 segment display control
 ssd_ctl, // scan control for 7-segment display
 clk, // clock
 rst_n, // low active reset
in // input control for FSM
);
output [`SSD_BIT_WIDTH-1:0] segs; // 7-segment display control
output [`SSD_DIGIT_NUM-1:0] ssd_ctl; // scan control for ssd
input clk; // clock
input rst_n; // low active reset
input in; // input control for FSM
wire [SSD_SCAN_CTL_BIT_WIDTH-1:0] ssd_ctl_en; // divided output for ssd_ctl
wire clk d; // divided clock
wire count enable; // if count is enabled
wire [BCD BIT WIDTH-1:0] dig0,dig1; // second counter output
```



### timer.v (2/2)

```
**************
// Functional block
// frequency divider 1/(2^27)
freqdiv27 U FD(
 .clk out(clk d), // divided clock
 .clk ctl(ssd ctl_en), // divided clock for scan control
 .clk(clk), // clock from the crystal
 .rst_n(rst_n) // low active reset
);
fsm U fsm(
 .count_enable(count_enable), // if counter is enabled
 .in(in), //input control
 .clk(clk_d), // global clock signal
 .rst n(rst n) // low active reset
);
// timer module
timer U sw(
 .digit1(dig1), // 2nd digit of the down counter
 .digit0(dig0), // 1st digit of the down counter
 .clk(clk d), // global clock
 .rst n(rst n), // low active reset
 .en(count_enable) // enable/disable for the stopwatch
);
```

```
//*********************
// Display block
// Scan control
scan ctl U SC(
 .ssd_ctl(ssd_ctl), // ssd display control signal
 .ssd_in(ssd_in), // output to ssd display
 .in0(4'b1111), // 1st input
 .in1(4'b1111), // 2nd input
 .in2(dig1), // 3rd input
 .in3(dig0), // 4th input
 .ssd_ctl_en(ssd_ctl_en) // divided clock for scan control
);
// binary to 7-segment display decoder
display U_display(
 .segs(segs), // 7-segment display output
 .bin(ssd_in) // BCD number input
);
endmodule
```