

# Finite State Machine & Miniwatch Example

Hsi-Pin Ma

https://eeclass.nthu.edu.tw/course/18498
Department of Electrical Engineering
National Tsing Hua University



#### **Clocks**

- Use signal (100MHz) from crystal (W5)
- Do not use gated clock
  - ex: en & clk (X)
  - For large blocks, use PLL IP
- Various clock frequencies in labs
  - 100-Hz for Debounce circuits
  - 1-Hz for second clock display
  - faster clock for push-button-controlled FSM (~10-Hz) one pulse generation



#### "Turn off" a Block

 Enable control (with AND gate) for combinational logics (block input)



$$F = EN \cdot X$$

| <u>E</u> | X | F |
|----------|---|---|
| 0        | 0 | 0 |
| 0        | 1 | 0 |
| 1        | 0 | 0 |
| 1        | 1 | 1 |

- Use MUXs in front of DFFs for unchanged states
  - Clock gating is NOT preferred





#### Finite State Machine

- Derive the state diagram
- Determine # of DFFs (for N states)
  - Use 「log<sub>2</sub>N ] numbers of DFFs for binary-coded state
  - If FSM is Moore model, use DFFs for outputs
  - Write Verilog codes for DFFs
- Use combinational logics for state transitions and output functions (Use *case* statement)



# **Bad Coding Style:**

# Inferred Latches in Combinational Logics

- Incomplete case statement
- To avoid
  - Make sure to have *default* case
  - Or always specify the default value in the beginning of the always block

```
always @*
begin
case (alu_control)
2'd0: y = x + z;
2'd1: y = x - z;
2'd2: y = x * z;
endcase
end
```

```
always @*
begin
case (alu_control)
2'd0: y = x + z;
2'd1: y = x - z;
2'd2: y = x * z;
default: y = 0;
endcase
end
```

```
always @*
begin
y=0;
case (alu_control)
2'd0: y = x + z;
2'd1: y = x - z;
2'd2: y = x * z;
endcase
end
```



# **Bad Coding Style:**

# Inferred Latches in Combinational Logics

```
always @*
begin
if (alu_control==2'b00)
    y=x+z;
else if (alu_control==2'b01)
    y=x-z;
else if (alu_control==2'b10)
    y=x*z;
end
```

```
always @*

if (alu_control==2'b00)

y=x+z;

else if (alu_control==2'b01)

y=x-z;

else if (alu_control==2'b10)

y=x*z;

else

y=0;
```

```
always @*
begin
y=0;
if (alu_control==2'b00)
y=x+z;
else if (alu_control==2'b01)
y=x-z;
else if (alu_control==2'b10)
y=x*z;
end
```



# Miniwatch Example



# Specification

#### Function

- Normal function
  - minute-second time display
  - timer supporting up to 59:59
  - alarm for a certain minute
- Tuning function for all normal function
- Using two push buttons for control (one additional reset with DIP switch)



# I/O Description





### **Function Sketch**





# **Block Diagram**





















# **Timedisplay**

#### Based on counterx



{load\_value\_enable==1, count\_enable ==1, q==4'd9}



{load\_value\_enable==1, count\_enable ==1, q==4'd9}

#### counterx

1'b1
load\_value\_enable
load\_value\_sec0
4'd9
clk
rst\_n

load\_value\_sec1 4'd5

load\_value\_min0 4'd9

load\_value\_min1 4'd5





#### Based on downcounter

count enable & (~all zero) load\_value\_enable load value sec0 4'd9 clk

rst n

count\_enable



load\_value\_sec1 4'd5

load value min0

4'd9



{load value enable==1, count enable ==1, q==4'd0}

time\_borrow

{load\_value\_enable==1, count\_enable ==1, q==4'd1}

downcounter

load\_value\_min1 4'd5



rst\_n



### **Alarm**





Hsi-Pin Ma

clk

load\_value\_enable == 1



# **Unitset (Setting Function)**

#### Based on counterx





{load\_value\_enable==1, count\_enable ==1, q==4'd9}

#### counterx





### **FSM**







## scan\_ctl





