## Lab 3: Counters and Shift Registers I

## Objective

- ✓ Review synchronous sequential circuits.
- ✓ Review counter and shift register logics.

## Prerequisite

- ✓ Fundamentals of logic gates.
- ✓ Clocking concepts
- ✓ Logic modeling in Verilog HDL.

## **Experiments**

- Frequency Divider: Construct a 27-bit synchronous binary counter. Use the MSB of the counter, we can get a frequency divider which provides a  $1/2^{27}$  frequency output ( $f_{out}$ ) of the original clock ( $f_{crystal}$ , 100MHz). Construct a frequency divider of this kind.
  - 1.1 Write the specification of the frequency divider.
  - 1.2 Draw the block diagram of the frequency divider.
  - 1.3 Implement the frequency divider with the following parameters.

| I/O  | $f_{ m crystal}$ | $f_{out}$ |
|------|------------------|-----------|
| Site | W5               | U16       |

- 2 Frequency Divider: Use a count-for-50M counter and some glue logics to construct a 1 Hz clock frequency. Construct a frequency divider of this kind.
  - 2.1 Write the specification of the frequency divider.
  - 2.2 Draw the block diagram of the frequency divider.
  - 2.3 Implement the frequency divider with the following parameters.

| I/O  | $f_{ m crystal}$ | $f_{ m out}$ |
|------|------------------|--------------|
| Site | W5               | U16          |

- 3 Consider a 4-bit synchronous binary up counter  $(q_3q_2q_1q_0)$ .
  - 3.1 Draw the logic diagram
  - 3.2 Construct Verilog RTL representation for the logics with verification.
  - 3.3 Implement with clock frequency of 1 Hz.

| I/O  | $f_{ m crystal}$ | $q_3$ | $q_2$ | $q_1$ | $q_0$ |
|------|------------------|-------|-------|-------|-------|
| Site | W5               | V19   | U19   | E19   | U16   |

4 Cascade eight DFFs together as a shift register. Connect the output of the last DFF to the input of the first DFF as a ringer counter. Let the initial value of DFF output after reset be 1101110. Construct the Verilog RTL representation for the logics with verification. Also, Implement the ring counter with clock frequency of 1 Hz. The I/O pins can be assigned by yourself.

Use the idea from 4. We can do something on the seven-segment display. Assume we have the pattern of E, H, N, T, U for seven-segment display as shown below. Try to implement the scrolling pre-stored pattern "NTHUEE2023" with the four seven-segment displays.

