| Processor Frequency              | 5 GHz      |
|----------------------------------|------------|
| L1 Instruction Cache access time | 1 cycle    |
| L1 Data Cache access time        | 1 cycle    |
| L2 access time                   | ??         |
| Memory Access Time               | 175 cycles |

Table 1: Execution and Memory Hierarchy Characteristics

| Instructions executed                             | 10 <sup>6</sup> instructions |
|---------------------------------------------------|------------------------------|
| Instructions that access data (load or store)     | 200,000 instructions         |
| Instructions that hit in the L1 Instruction cache | 984,000 instructions         |
| Instructions that hit in the L1 Data cache        | 184,000 instructions         |
| Accesses that hit in the L2 cache                 | 19,200 instructions          |

Table 2: Hardware-counter measurements for an application

## Question 3 (20 points):

Table 1 has information about the CPU execution and the memory hierarchy for a given processor. In this data, the penalty of L2 assumes that the access to L2 is not overlapped with the access to L1. In other words, an access to L2 is only started after one cycle has been spent to determine that it was a miss in L1. Similarly, the time to access main memory will be specified as the time necessary to access main memory after L2 has been accessed to establish that the access is a miss in L2. Table 2 has information obtained from hardware counters while running an important application in this processor.

a. (10 points) For the application whose measurements appear in Table 2 running in the processor whose characteristics are in Table 1, assuming that the L2 access time is 25 cycles, what is the Average Memory Access Time (AMAT) expressed in *nano* seconds?

AMAT = 
$$\frac{0.24 + 0.16 + 0.448}{1.2} = \frac{0.848}{1.2} = 0.71 \text{ ns}$$
 (1)

There was a typo in the exam, and it printed the frequency as 4 GHz. With that value for the frequency we have:

L2 time = 
$$25 \times 0.25 = 6.25 \ ns$$
  
Mem time =  $175 \times 0.25 \ ns = 43.75 \ ns$   
AMAT =  $\frac{0.25 \times 1.2 + 6.25 \times 0.032 + 43.75 \times 0.0128}{1.2}$   
AMAT =  $\frac{0.3 + 0.2 + 0.56}{1.2} = \frac{1.06}{1.2} = 0.88 \ ns$  (2)

b. (10 points) If the Average Memory Access Time (AMAT) for the application whose measurements appear in Table 2, while running in the processor whose characteristics are in Table 1, is 0.64 nano seconds, how long does it take to complete an access to the L2 (expressed in nano seconds)?

$$\begin{array}{lll} {\rm AMAT} & = & \frac{{\rm L1~time} \times {\rm L1~accesses} + {\rm L2~time} \times {\rm L2~accesses} + {\rm Mem~time} \times {\rm Mem~accesses} }{{\rm L1~accesses}} \\ {\rm L2~time} & = & \frac{{\rm AMAT} \times {\rm L1~accesses} - {\rm L1~time} \times {\rm L1~accesses} - {\rm Mem~time} \times {\rm Mem~accesses} }{{\rm L2~accesses}} \\ {\rm L2~time} & = & \frac{{\rm (AMAT-L1~time)} \times {\rm L1~accesses} - {\rm Mem~time} \times {\rm Mem~accesses} }}{{\rm L2~accesses}} \\ {\rm L2~time} & = & \frac{{\rm ((0.64-0.2)} \times 1.2 - 35 \times 0.0128) \times 10^6 \times 10^{-9}}}{{\rm 32,000}} \\ {\rm L2~time} & = & \frac{{\rm (0.528-0.448)} \times 10^{-3}}{{\rm 32} \times 10^3} = \frac{{\rm 0.08} \times 10^{-3}}{{\rm 32} \times 10^3} = 0.0025 \times 10^{-6} = 2.5 \times 10^{-9} = 2.5~ns} \\ \end{array}$$

## For a 4 GHz frequency we have:

L2 time = 
$$\frac{((0.64 - 0.25) \times 1.2 - 43.75 \times 0.0128) \times 10^{6} \times 10^{-9}}{32,000}$$
L2 time = 
$$\frac{(0.47 - 0.56) \times 10^{-3}}{32 \times 10^{3}} = \frac{-0.09 \times 10^{-3}}{32 \times 10^{3}} = -0.0012 \times 10^{-6} = -1.2 \times 10^{-9} = -1.2 \text{ ns}$$

Which is obviously impossible because it is a negative amount of time.