

Meeting minutes are in the speaker notes for the relevant slide



| Agenda                                                                          | PD Paul Donahue (Ventana) (Me)  R lain Robertson (Siemens) |
|---------------------------------------------------------------------------------|------------------------------------------------------------|
| <ul> <li>Disclosures</li> </ul>                                                 | Allen Baum (Esperanto)                                     |
| eTrace packet encapsulation     Competitive Applysis                            | SJ Sajosh Janarthanam (Tenstorrent)                        |
| <ul><li>Competitive Analysis</li><li>Gap Analysis Summary (no change)</li></ul> | BS Beeman Strong (Rivos)                                   |
| Maintenance (no change)                                                         | BA Bruce Ableidinger (SiFive)                              |
| • AOB                                                                           | Do David OBrien (Imagination)                              |
|                                                                                 | JG Jay Gamoneda (NXP)                                      |
|                                                                                 | MS Michael Schleinkofer(Lauterbach)                        |
|                                                                                 | NP Niranjan Prabhu (Intel) 🎉 🄀                             |
|                                                                                 | RC Robert Chyla (SiFive) 🎉 🄀                               |
| ₹ RISC-V°                                                                       |                                                            |

Attendees: see screenshot on the agenda slide

### eTrace Packet Encapsulation

 No process exists to fast-track a non-ISA spec. Mark is suggesting it will be "least painful" to form a regular TG...



- eTrace Packet Encapsulation:
  - Uncontroversial but no fast-track process exists for non-ISA. Mark suggests forming a TG which could simply put together a ratification plan.
  - Questions remain about where it should ultimately end up. Don't want to convert to adoc if we are going to integrate in the existing eTrace spec.

## **Competitive Analysis**

- Template spreadsheet created (format stolen from Beeman):
  - Located in for risc-v members/Workgroups/Debug Trace Performance Monitoring RVI GOOgle Drive
  - https://docs.google.com/spreadsheets/d/110N-E-hTjFj3jkPrjsLitso4hACDaJayNwh35F4KUfs/edit#gid=0
- Review/discuss



- Competitive analysis:
  - · Spreadsheet has been created
  - Looking for volunteers who have expertise in various areas
  - Q: Is the debug tab for debug of HW or SW? A: Both.
  - Robert: Suggest putting a No in the RISC-V column. We're not interested in things that everyone (including RISC-V) does since that doesn't help us improve.
  - Allen: Add compression ratio for traces of various architectures? That would be helpful.

# **Gap Analysis Summary - Debug**

| _                                                        | _        | _                                                                                                                                                                                                                                                                                                       |            |
|----------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Item                                                     | Priority | Current Status                                                                                                                                                                                                                                                                                          | Next Steps |
| Allow debugger to flush caches<br>when no program buffer |          | On hold pending ratification of Debug spec                                                                                                                                                                                                                                                              |            |
| Option to not reset debug CSRs                           |          | On hold pending ratification of Debug spec                                                                                                                                                                                                                                                              |            |
| Debug Authorisation framework                            |          | Some discussions underway Various debug levels End-User, Expert or OEM, etc How do we authorize different levels? Root of trust being established to debug and identify if debug is enabled on a platform What can be part of debug vs what cannot be part of debug? Virtualization for trace to memory |            |
| Self hosted debug, and delegation to lower modes         |          |                                                                                                                                                                                                                                                                                                         |            |
| Alternatives to GDB with multi-core<br>support           |          | Suggestion from Bruce. Unclear how this is actionable                                                                                                                                                                                                                                                   |            |
|                                                          |          |                                                                                                                                                                                                                                                                                                         |            |



# **Gap Analysis Summary - Trace**

| Item                                      | Priority | Current Status                                                          | Next Steps                                            |
|-------------------------------------------|----------|-------------------------------------------------------------------------|-------------------------------------------------------|
| eTrace packet encapsulation for transport | High     | In discussion – hopefully fast track                                    | Will be presenting proposal in<br>SoC HC [March 2023] |
| eTrace vector extension support           |          | No changes needed for instruction trace. Data trace will need extending |                                                       |
| Cycle Accurate                            |          |                                                                         |                                                       |
| Trace-to-Memory                           |          |                                                                         |                                                       |



## **Gap Analysis Summary – Other**

| Item                                                                      | Priority | Current Status                                                      | Next Steps |
|---------------------------------------------------------------------------|----------|---------------------------------------------------------------------|------------|
| Competitive analysis of debug/trace features from different architectures | High     | Identified high but need resource to help with competitive analysis |            |
| Remote Telemetry                                                          |          |                                                                     |            |
| Non-CPU performance monitoring                                            |          |                                                                     |            |



#### Maintenance (E-Trace)

(No change since last month)

- Clarification on push/pop support for data trace
  - Examples added to section 4.3 and pull request made
  - No functional change
  - Need to determine approval process for updating the spec given that it is ratified.
- Proposal to change description of tail call itypes to 'jumps' as
  - Beeman to generate pull request
- Typo spotted in data trace packets: index\_width\_p should be Irid\_width\_p
- Update control section to reference common control document
  - Not started yet



- Maintenance (eTrace):
  - Process for doing updates is unclear. Need clarity from Ved and Mark.
  - The eTrace spec appears to be the only approved non-ISA spec
    - Allen: arch-tests is arguably another

### Future Meetings / AOB

- 2<sup>nd</sup> Wednesday of each month
- AOB



#### Timestamps:

- Michael: Control of timestamps within encapsulation. Do these timestamps replace the timestamp in format 3 packets?
- o lain: During the original E-Trace work, someone asked for the timestamp to be included. It's optional. So if you use timestamp in the encapsulation then you probably don't want to include it in format 3 packets. The encoder can then control which packets have timestamps rather than only allowing them in format 3 packets.
- Some packets always come close together in time so you don't need time on each of them.
- Beeman was envisioning that format 3 could include full timestamp and encapsulation has deltas.
- o Timestamps are "a Pandora's box with a can of worms inside."

