

# Codasip

# RISC-V Europe Summit 2025 Launchpad

What's new at Codasip?



Peter Shields

RISC-V Europe Summit, Paris, May 2025









© 2025 Codasip. All rights reserved.

# → What's new?



- 1. Customizable RISC-V cores
  - L150 low-area/power core
  - RISC-V port of CMSIS (see the demo)
- 2. CHERI enabled RISC-V cores
  - CHERI-Linux (see the demo)
- 3. Functional Safety RISC-V cores
  - L730 (ASIL-B & ASIL-D)
- 4. Studio Fusion

© 2025 Codasip. All rights reserved.

# → What's new?



# Customizable RISC-V cores

L150 low-area/power core

- RISC-V port of CMSIS (see the demo)
- CHERI enabled RISC-V cores



CHERI-Linux (see the demo)

3. Functional Safety RISC-V cores



L730 (ASIL-B & ASIL-D)



# Customizable HPC



4. Studio Fusion

© 2025 Codasip. All rights reserved

# → Activity at the Summit



#### **Posters**

- Customized RISC-V in a simple game console
- Codasip's X730 core, the world's first commercially available CHERI RISC-V Application Core
- Efficient system level support for CHERI Capabilities
- CHERI performance optimization
- Standardizing CHERI-RISC-V, CHERI TG specification and status update

#### Demo theater

Using CMSIS for simplified migration to RISC-V

## Panel session

Accelerating Automotive Innovation with RISC-V

### **Exhibition Area**

- CHERI-Linux demo
- CMSIS porting and acceleration

© 2025 Codasip. All rights reserved.