# SYNOPSYS® Silicon to Software™

# Taking the Risk out of Optimizing Your Own RISC-V Architecture Design

## Gert Goossens

gert.goossens@synopsys.com

Patrick Verbist patrick.verbist@synopsys.com Dominik Auras dominik.auras@synopsys.com



- start trv32p5x; opn trv32p5x(bit32\_ifmt | bit16\_ifmt); opn bit32\_ifmt(majOP | majOP\_IMM | majLOAD | ... | majCUSTOM3); opn majOP(alu\_rrr\_ar\_instr | mpy\_rrr\_instr | div\_instr); opn alu rrr ar instr(op: majOP fn10, rd: eX, rs1: eX, rs2: eX) { stage ID: pidX1 = r1 = X[rs1];pidX2 = r2 = X[rs2];stage EX: aluA = pidX1;aluB = pidX2;switch(op){ aluR = add (aluA, aluB) @alu; aluR = sub (aluA, aluB) @alu; aluR = slt (aluA,aluB) @alu; case sltu: aluR = sltu(aluA,aluB) @alu; case xor: aluR = bxor(aluA, aluB) @alu; case sra: aluR = sra (aluA, aluB) @alu; stage EX: pexX1 = texX1 = aluR;stage ME: pmeX1 = tmeX1 = pexX1;if (rd: x0) w1 dead = w1 = pmeX1; else X[rd] = w1 = pmeX1;syntax : "neg " rd "," rs2 op<<sub>> rs1<<x0>> "snez " rd "," rs2 op<<sltu>> rs1<<x0>> | "sltz " rd "," rs1 op<<slt>> rs2<<x0>> "sgtz " rd "," rs2 op<<slt>> rs1<<x0>> op " " rd "," rs1 "," PADOP2 rs2; image : op[9..3]::rs2::rs1::op[2..0]::rd, class(alu\_rrr);
- Industry-leading tool to design your own Application-Specific Instruction-set Processor (ASIP)
- Language-based description of ISA and microarchitecture: nML
- Single processor model ensures that SDK and RTL are in sync
- Architectural exploration with Compiler-in-the-Loop™ & Synthesis-in-the-Loop™
- Licensed as a tool (not IP): product differentiation, no royalties
- Full interoperability with other Synopsys EDA tools

# RISC-V Extensibility

- ISA customization and extensibility are drivers for the growing adoption of RISC-V
- This results in ASIPs with a RISC-V baseline
- Preserve RISC-V compatibility
  - Execute SW code and libraries
  - Reuse HW peripherals

designed for gen.-purpose RISC-V

- Challenges
  - Which extensions are best for the target application domain?
  - How to obtain a high-quality SW Development Kit (SDK), including an optimizing compiler?
  - How to obtain a reliable RTL implementation with excellent PPA?
  - How to verify the design?

# Trv (RISC-V) Models

Shipped with ASIP Designer

#### Trv32p3fx + HW loop + post-mod + 2-way ILP 1) \_ + single-precision floating-point 1) 2) pipeline depth: p3 or p5 word length: 32 or 64 1) optional <sup>2)</sup> Trv32 only

Floating-point models: Trv32p<n>f

## Integer models: Trv<mm>p<n>

|  |                 | 32-bit datapath     | 64-bit datapath     |
|--|-----------------|---------------------|---------------------|
|  | 3-stage<br>pipe | Trv32p3<br>Trv32p3x | Trv64p3<br>Trv64p3x |
|  | 5-stage<br>pipe | Trv32p5<br>Trv32p5x | Trv64p5<br>Trv64p5x |

- ISA: RV64IM, RV32IM
  - Integer and multiply instructions
- Micro architecture
- Protected pipeline, 3 or 5 stages
- Hardware multiplier
- Iterative divider
- Optional extensions: Trv<mm>p<n>x
- Two-way static ILP

Example: SHA256

AND/OR/XOR, shift, add

Zero overhead hardware loops

• Compute a hash of a message, using bitwise

Hash function has 8 state variables: use SDX'

instruction extension stub supporting 8

Custom instruction for complex hash

additional register reads and writes

**sdx7** rd,rs1,rs2, x24,x25,...,x32

Load/store with post-modify addressing

|         | 32 bit datapatii |
|---------|------------------|
| 3-stage | Trv32p3f         |
| pipe    | Trv32p3fx        |
| 5-stage | Trv32p5f         |
| pipe    | Trv32p5fx        |
|         |                  |

- ISA: RV32IMZfinx
- Integer and multiply instructions
- Single precision float instructions
- Micro architecture
  - Protected pipeline, 3 or 5 stages
  - FPU models based on HardFloat [Hauser]
- Iterative divider and square-root units
- Optional extensions: Trv<mm>p<n> fx – Two-way static ILP
  - Zero overhead hardware loops
  - Load/store with post-modify addressing

# Designing RISC-V Extensions

- nML models of Trv family are shipped with ASIP Designer tools
- Designers can extend these nML models as desired
- Leverage Compiler-in-the-Loop & Synthesis-in-the-Loop methodologies
- Option 1: Simple Datapath eXtensions (SDX)
  - Acceleration through specialization of scalar RISC-V core
  - Trv32p3sdx is an nML model of RISC-V with predefined extension stubs in the custom-2 opcode space
  - User adds behavior of the stubs in bit-accurate C code
- Option 2: Large-scale Trv extensions
  - Acceleration through instructionlevel parallelism, SIMD, and/or specialization
  - By direct editing of any Trv model
  - Typically results in VLIW architecture with a RISC-V scalar issue slot

# Example: FFT

- SDX instructions accelerating
- Complex fixed-point sdx1 rd,rs1,rs2 multiply & scale
- ABS(x) function FFT Butterfly
  - **sdx2** rd,rs1,rs2(x0) sdx5 rd,rs1,rs1
- Specialization:
- Fractional data types
- Complex numbers:  $16/16 \rightarrow 32$ -bit register



- - Speedup: 3.7x
  - Area increase: 16%

#### Example: Keyword Spotting

- Small-sized Neural Network (3.3M MACs)
- SDX architecture feature: packed SIMD - 32-bit register contains
- vector of 4x 8-bit values Use of register pairs, enabling 64-bit access
- sdx4a dr dd,rs1,rs2,mode // vmac **sdx0\_dd** rd,ds1,ds2 // vqsat





• Area increase:

## Example: "Tmoby" ASIP for acceleration of MobileNet v3

- Acceleration of SW kernels Conv\_2D (pointwise), Depthwise\_Conv\_2D, Add, Average\_Pool\_2D, Softmax
- Scalar slot: Trv32p3 – Vector arithmetic slot:
- VLIW extension of Trv32p3: 90-bit instruction word, 4-way ILP – 2 vector load/store slots: VM = features, WM = weights SIMD64, MAC  $8x8 \rightarrow 32$ Vector addressing





# Take-Aways

- Designing your own RISC-V architecture with application-specific extensions yields product differentiation and superior PPA, while maintaining flexibility and eco-system compatibility
- ASIP Designer is the industry-leading processor design tool, taking the risk out of your RISC-V design optimization

## More info

- www.synopsys.com/asip
- asip\_info@synopsys.com
- Contact authors: see above