### 2025 MAY 06

# pGRAMS Electronics Meeting #XX

# BayCat (Hub Computer) I/Os

#### **Features**

1 Intel Atom "Bay Trail" Processor

Up to 1.9 GHz clock rate. Quad, dual or single core options. Low power consumption.

2 High-performance Video

Integrated Intel Gen 7 graphics core supports
DirectX 11, OpenGL 4, and H.264, MPEG-2
encoding/decoding. Analog VGA (2a) and mini
DisplayPort video output (2b); both outputs support
multiple display modes including Extended Desktop
and Clone.

- 3 Trusted Platform Module (on back side)
  On-board TPM security chip can lock out
  unauthorized hardware and software
- 4 RAM (on back side)
  Up to 8 GB DDR3L socketed memory (one SO-DIMM).
- Dual Ethernet interfaces, autodetect 10BaseT / 100BaseTX / 1000BaseT with remote boot support.
- 6 Industrial I/O

One USB 3.0 port (**6a** on back side); Dual RS-232/422/485 serial ports (**6b**): four USB 2.0 ports support keyboard, mouse, and other devices, three 8254 timer/counters, I<sup>2</sup>C, and audio support (**6c**).

Digital I/O

Twenty-four 3.3V digital I/O lines.

8 SATA

3 Gb/s SATA port. Supports rotating or solid state SATA drive.

9 Mini PCle socket

Supports Wi-Fi modems, GPS receivers, flash data storage with auto-detect mSATA flash storage support, and other mini PCIe modules.

10 MicroSD Socket

Supports removable microSD card solid-state drives.

#### 11 SPI Interface

Supports SPI and SPX devices, including low cost analog and digital modules.

Main Power Input
5V Input ±5%

- PC/104 Expansion (on back side)
  Legacy PCI connector, stack-down
- PC/104 Expansion (on back side)
  Legacy ISA connector, stack-down

#### Industrial Temperature

-40° to +85°C operation for harsh environments

PC/104 Form Factor
Industry-standard PC/104-Plus expansion

MIL-STD-202G

Qualified for high shock/vibration environments



### Table 20: Auxiliary I/O Connector Pinout

| Pin | Signal              |
|-----|---------------------|
| 1   | I2C Clock           |
| 3   | I2C Data            |
| 5   | GND                 |
| 7   | FPGA GPIO1          |
| 9   | FPGA GPIO3          |
| 11  | GND                 |
| 13  | FPGA GPIO5          |
| 15  | FPGA GPI07          |
| 17  | +3.3 V              |
| 19  | Ethernet Port 0 LED |
|     |                     |

| Pin | Signal              |
|-----|---------------------|
| 2   | V_BATT              |
| 4   | V_BATT_RETURN       |
| 6   | GND                 |
| 8   | FPGA GPIO2          |
| 10  | FPGA GPIO4          |
| 12  | GND                 |
| 14  | FPGA GPIO6          |
| 16  | FPGA GPIO8          |
| 18  | GND                 |
| 20  | Ethernet Port 1 LED |
|     |                     |



Adapter Cable (CBR-4005A)

# BayCat (Hub Computer) I/Os

- ▶ I/O Required for GSFC subsystems
  - For TOF/MPD bias control systems
    - 2 x USB 2.0 (on VL-CBR-4005 Paddle Board through connector-6C)
  - For PDU Interface Card (LVDS board)
    - 24 x 3.3V Digital I/O (16 on connector-7
       + 8 on VL-CBR-4005 Paddle Board)
    - > SPI for ADC and DAC (on connector-11)

### ex) PDU Interface Card I/Os for ComPair

#### To/From PDU

#### Conn\_02x31\_Top\_Bottom Trig\_Mod\_EN+ ADC\_CS\_IN+ CZT\_Mod\_EN-L2\_EN-Csl\_Mod\_EN+ ACD\_Mod\_EN-L1\_EN+ ADC\_DIN+ L5\_EN-L9\_EN+ ADC\_SCLK-L4\_EN+ L8\_EN-L3\_EN-L7\_EN+ L6\_EN-L10\_EN+ Si\_Tracker\_HV\_EN+ ADC\_CS\_IN-Si\_Tracker\_EN-L2\_EN+ Si\_Tracker\_EN+ L1\_EN-DAC\_SYNC+ L5\_EN+ DAC\_SYNC-16 L**9\_**EN-DAC\_SCLK-17 L8\_EN+ DAC\_SCLK+ 18 L7\_EN-DAC\_DATA\_IN+ 19 L6\_EN+ DAC\_DATA\_IN-20 L10\_EN-21 i\_Tracker\_HV\_EN-22 23 Trig\_Mod\_EN-CZT\_Mod\_EN+ Csl\_Mod\_EN-25 56 ACD\_Mod\_EN+ 26 27 ADC\_DIN-ADC\_SCLK+ 28 L4\_EN-L3\_EN+ DOUT+ GND A0-DOUT-

### To/From CPU



# BayCat (Hub Computer) I/Os

Table 9: J21 I/O Connector Pinout

| J21 Pin | Signal                                                  | VL-CBR-2005<br>Terminal Block | Terminal Block<br>Pin |
|---------|---------------------------------------------------------|-------------------------------|-----------------------|
| 1       | Digital I/O 1                                           |                               | 5                     |
| 2       | Digital I/O 2                                           |                               | 4                     |
| 3       | Digital I/O 3                                           | igital I/O 3 J1               |                       |
| 4       | Digital I/O 4                                           |                               | 1                     |
| 5       | Ground                                                  |                               | 2                     |
| 6       | Digital I/O 5                                           |                               | 5                     |
| 7       | Digital I/O 6 Digital I/O 7 J2                          |                               | 4                     |
| 8       |                                                         |                               | 2                     |
| 9       | Digital I/O 8                                           |                               | 1                     |
| 10      | Ground                                                  |                               | 3                     |
| 11      | Digital I/O 9<br>(Optional Timer Channel 5 output)      |                               | 5                     |
| 12      | Digital I/O 10<br>(Optional Timer Channel 5 output)     |                               | 3                     |
| 13      | Digital I/O 11<br>(Optional Timer Channel 4 Gate input) | J3                            | 2                     |
| 14      | Digital I/O 12<br>(Optional Timer Channel 3 Gate input) |                               | 1                     |
| 15      | Ground                                                  |                               | 4                     |
| 16      | Digital I/O 13<br>(Optional Timer 3 output)             | 4                             |                       |
| 17      | Digital I/O 14<br>(Optional Timer 3 input)              | J4 2                          |                       |
| 18      | Digital I/O 15<br>(Optional Timer 4 output)             |                               |                       |
| 19      | Digital I/O 16<br>(Optional Timer 4 input)              |                               | 1                     |
| 20      | Ground                                                  | 5                             |                       |

The SPI clock is derived from a 33 MHz PCI clock and can be software-configured to operate at the following frequencies:

- 8.25 MHz (33 MHz/4)
- 4.125 MHz (33 MHz/8)
- 2.0625 MHz (33 MHz/16)
- 1.03125 MHz (33 MHz/32)

**Table 16: SPX Connector Pinout** 

| Pin | Signal | Function                   |
|-----|--------|----------------------------|
| 1   | V5_SPX | +5.0 V                     |
| 2   | CLK    | SPX Clock                  |
| 3   | GND    | Ground                     |
| 4   | MISO   | Master input, Slave output |
| 5   | GND    | Ground                     |
| 6   | MOSI   | Master output, Slave input |
| 7   | GND    | Ground                     |
| 8   | SS0#   | Chip Select 0              |
| 9   | SS1#   | Chip Select 1              |

Table 20: Auxiliary I/O Connector Pinout

| Pin | Signal              |
|-----|---------------------|
| 1   | I2C Clock           |
| 3   | I2C Data            |
| 5   | GND                 |
| 7   | FPGA GPIO1          |
| 9   | FPGA GPIO3          |
| 11  | GND                 |
| 13  | FPGA GPIO5          |
| 15  | FPGA GPIO7          |
| 17  | +3.3 V              |
| 19  | Ethernet Port 0 LED |
|     |                     |

| Pin | n Signal            |  |
|-----|---------------------|--|
| 2   | V_BATT              |  |
| 4   | V_BATT_RETURN       |  |
| 6   | GND                 |  |
| 8   | FPGA GPIO2          |  |
| 10  | FPGA GPIO4          |  |
| 12  | GND                 |  |
| 14  | FPGA GPIO6          |  |
| 16  | FPGA GPIO8          |  |
| 18  | GND                 |  |
| 20  | Ethernet Port 1 LED |  |
|     |                     |  |

### PDU Required number of Digital I/Os for pGRAMS

- ▶ Power Enable (13)
  - 1. SiPM (6) Power EN
  - 2. Cold TPC HV EN
  - 3. Cold TPC Charge Pre-Amp EN
  - 4. Cold TPC SiPM Pre-Amp EN
  - 5. Warm TPC Shaper EN
  - 6. CAEN NEVIS 3.3V EN
  - 7. CAEN NEVIS 12V EN
  - 8. CAEN NEVIS +/- 5V EN
  - 9. HUB CPU EN
  - 10.DAQ CPU EN
  - 11.TOF/MPD Readout +12V EN
  - 12.TOF/MPD Bias Control +12V (+6V?) EN
  - 13.TOF/MPD Bias DC-DC +12V (+6V?) EN

- PDU DAC MUX (3: A0 A1 A2)
  - 1. SiPM 0
  - 2. SiPM 1
  - 3. SiPM 2
  - 4. SiPM 3
  - 5. SiPM 4
  - 6. SiPM 5
  - 7. TPC HV
- ▶ PDU ADC MUX (3: A0 A1 A2)
  - 1. ???
  - 2. ???
  - 3. ???
  - 4. ???
  - 5. ???
  - 6. ???
  - 7. ???