# ECE 375 Computer Organization and Assembly Language Programming Winter 2022 Assignment #4

The following questions are based on the enhanced AVR datapath (see Figures 8.24 and 8.26 in the text). The microoperation for the Fetch cycle is shown below.

| Stage | Micro-operations                                                                          |
|-------|-------------------------------------------------------------------------------------------|
| IF    | $IR \leftarrow M[PC], PC \leftarrow PC + 1, NPC \leftarrow PC + 1, RAR \leftarrow PC + 1$ |

## [25 pts]

- 1- Consider the implementation of the MOVW Rd, Rr (Copy Register Word) instruction on the enhanced AVR datapath.
  - (a) List and explain the sequence of microoperations required to implement MOVW Rd, Rr.
  - (b) List and explain the control signals and the Register Address Logic (RAL) output for the MOVW Rd, Rr instruction.

Note that this instruction takes one execute cycle (EX). Control signals for the Fetch cycle are given below. Clearly explain your reasoning.

| Control         | IE   | MOVW                  |
|-----------------|------|-----------------------|
| Signals         | IF   | EX                    |
| MJ              | 0    | X                     |
| MK              | 0    | Х                     |
| ML              | 0    | Х                     |
| IR_en           | 1    | X<br>X<br>X<br>X<br>D |
| PC_en           | 1    | 0                     |
| PCh_en          | 0    | D                     |
| PCl_en          | 0    | 0                     |
| NPC_en<br>SP_en | 1    | Χ                     |
|                 | 0    | X                     |
| DEMUX           | X    | X                     |
| MA              | X    | Х                     |
| MB              | X    | Х                     |
| ALU_f           | XXXX | ×<br>××××<br>D1       |
| MC              | XX   | DI                    |
| RF_wA           | 0    | 1                     |
| RF_wB           | 0    |                       |
| MD<br>ME        | X    | X                     |
| ME              | X    | ×<br>×                |
| DM_r            | X    | ×                     |
| $DM_w$          | 0    | Х                     |
| MF              | X    | X                     |
| MG              | X    | ١                     |
| Adder_f         | XX   | 11                    |
| Inc Dec         | X    | X                     |
| MH              | X    | Х                     |
| MI              | X    | Х                     |

| RAL    | MOVW           |
|--------|----------------|
| Output | EX             |
| wA     | Rd+1           |
| wB     | Rd             |
| rA     | Rr+1           |
| rB     | N <sub>2</sub> |

- (a) Moves content in source register pairs to destination register pairs. It moves 16 bit content word from concatenated source register pairs to concatenated destination register pairs.
- (b) Rr+1:Rr are outputed with in concatenated form Register File to Address adder, and then feedbacks to register file. To enable this processes, MuxG and Mux C should select 1, and address adder need to pass the address without in/decrement( Control signal: 11). Moreover, for writing content in destintion register pairs, RF\_wA and RF\_wB should be set.



- [25 pts] 
  2- Consider the implementation of the ST -X, Rr (Store Indirect and Pre-Decrement) instruction on the enhanced
  - (a) List and explain the sequence of microoperations required to implement ST -X, Rr.
  - (b) List and explain the control signals and the Register Address Logic (RAL) output for the ST -X, Rr instruction.

Note that this instruction takes two execute cycles (EX1 and EX2). Control signals for the Fetch cycle are given below. Clearly explain your reasoning.

| Control | ST ST |                                       | K, Rr           |
|---------|-------|---------------------------------------|-----------------|
| Signals | IF    | EX1                                   | EX2             |
| MJ      | 0     | X                                     | X<br>X<br>X     |
| MK      | 0     | У<br>Х<br>О                           | Х               |
| ML      | 0     | Х.                                    | Х               |
| IR_en   | 1     | 0                                     | X               |
| PC_en   | 1     | 0                                     | 0               |
| PCh_en  | 0     | 0                                     | 0               |
| PCl_en  | 0     | 0                                     | 0               |
| NPC_en  | 1     | ×                                     | X               |
| SP_en   | 0     | 0                                     | D               |
| DEMUX   | X     | X                                     | ×               |
| MA      | X     | ×                                     | ×               |
| MB      | X     | Х                                     | Х               |
| ALU_f   | XXXX  | X X X X X X X X X X X X X X X X X X X | XXXX<br>XX<br>D |
| MC      | XX    | XX                                    | ××              |
| RF_wA   | 0     | D                                     | D               |
| RF_wB   | 0     | D                                     | D               |
| MD      | X     | X                                     | [               |
| ME      | X     | ×                                     | l               |
| DM_r    | X     | X                                     | D               |
| DM_w    | 0     | D                                     | l               |
| MF      | X     | X                                     | Х               |
| MG      | X     | l                                     | ×               |
| Adder f | XX    | (D                                    | ××<br>×         |
| Inc Dec | X     | Х                                     | Х               |
| MH      | X     | (                                     | X               |
| MI      | X     | X                                     | ×               |

| RAL    | ST -X | K, Rr |
|--------|-------|-------|
| Output | EX1   | EX2   |
| wA     | У     | X     |
| wB     | ×     | Х     |
| rA     | ΧH    | X     |
| rB     | X٢    | Rr    |

(a) First, X register is decremented and then copied to DMAR.

Then, the content of register is stored in DM[DMAR] (b)

In EX1, X register has to be decremented and then loaded to DMAR. For this reason, Mux H and Mux G have to select 1, and then Address adder has to decrement the X register (Control Signal: 10).

Other registers and Muxs have 0 or X values.



In EX2, the contnet of source register has to stored in data memory where X register is pointing.



For this reason, Mux D and Mux E have to select 1, and the source register has to be in rB in RA L output. Moreover, the Data memory has to write the content of source register so that DM\_w is 1. The rest of the registers and multiplexers are x(don't care) or 0 values.

## [25 pts]

- 3- Consider the implementation of the ICALL (Indirect Call to Subroutine) instruction on the enhanced AVR datapath. ICALL is similar to the RCALL (Relative Call to Subroutine) instruction, except that the Z register points to the target address.
  - (a) List and explain the sequence of microoperations required to implement ICALL.
  - (b) List and explain the control signals and the Register Address Logic (RAL) output for the ICALL instruction Note that this instruction takes two execute cycles (EX1 and EX2). Control signals for the Fetch cycle are given below. Clearly explain your reasoning

| G . 1   |      | T.0.1 |      |  |
|---------|------|-------|------|--|
| Control | IF   | ICALL |      |  |
| Signals |      | EX1   | EX2  |  |
| MJ      | 0    | X     | 1    |  |
| MK      | 0    | X     | X    |  |
| ML      | 0    | ×     | X    |  |
| IR_en   | 1    | 0     | ×    |  |
| PC en   | 1    | X     | (    |  |
| PCh_en  | 0    | 0     | D    |  |
| PCl_en  | 0    | D     | 0    |  |
| NPC_en  | 1    | D     | ×    |  |
| SP_en   | 0    | ١     | 1    |  |
| DEMUX   | X    | У     | X    |  |
| MA      | X    | Х     | Х    |  |
| MB      | X    | *     | Х    |  |
| ALU_f   | XXXX | XXXX  | ХХХХ |  |
| MC      | XX   | x ×   | У×   |  |
| RF_wA   | 0    | 0     | D    |  |
| RF_wB   | 0    | Ð     | 0    |  |
| MD      | X    | D     | D    |  |
| ME      | X    | 0     | 0    |  |
| DM_r    | X    | D     | D    |  |
| DM_w    | 0    | 1     | 1    |  |
| MF      | X    | 7     | ×    |  |
| MG      | X    | Х     | 1    |  |
| Adder_f | XX   | **    | 11   |  |
| Inc Dec | X    | 1     | 1    |  |
| MH      | X    | X     | X    |  |
| MI      | X    | 0     | 1    |  |

| RAL    | ICALL |     |  |
|--------|-------|-----|--|
| Output | EX1   | EX2 |  |
| wA     | Х     | У   |  |
| wB     | ×     | X   |  |
| rA     | Х     | ZH  |  |
| rB     | У     | 2L  |  |

a)  $EXI)DMESP] \leftarrow RAR(L)$ ,  $SP \leftarrow SP-1$   $EX2)DMESP] \leftarrow RAR(H)$ ,  $SP \leftarrow SP-1$ ,  $PC \leftarrow 2$ 

(a)

Assumption: Z register is already pointing target address. The return address is PC+1, and this is stored in RAR. In EX1, the lower byte of RAR is pushed to stack. In EX2, the higher byte of RAR is pushed to stack, and then PC points the target address stored in Z register.

(b)

In Ex1, the lower byte of RAR has to be written in Data memory with Stack pointer. For this reason, Mux I, Mux D, and Mux E have to select 0, and Inc/Dec has to be 1 in order to decrement stack pointer. Moreover, DM\_w has to be set. Other registers or Muxs have 0 or X values.

In Ex2, the higher byte of RAR has to be written in Data memory with Stack pointer. For this reason, Mux I, Mux D, and Mux E have to select 0, and Inc/Dec has to be 1 in order to decrement stack pointer. Moreover, DM\_w has to be set. The content of Z-register has to be loaded to PC. ZH:ZL has to loaded to address adder and then sent to PC. Thus, Mux G and Mux J have to slect 1.

Other registers or Muxs have 0 or X values.

## [25 pts]

- 4- Consider the implementation of the LPM (Load Program Memory) instruction on the enhanced AVR datapath.
  - (a) List and explain the sequence of microoperations required to implement LPM.
  - (b) List and explain the control signals and the Register Address Logic (RAL) output for the LPM instruction. Note that this instruction takes three execute cycles (EX1, EX2, and EX3). Control signals for the Fetch cycle are given below. Clearly explain your reasoning.

| Control                  |      |      | LPM                           |      |
|--------------------------|------|------|-------------------------------|------|
|                          | IF   | EX1  | EX2                           | EX3  |
| Signals                  |      |      |                               |      |
| MJ                       | 0    | ×    | Х                             | Х    |
| MK                       | 0    | ×    | Х                             | Х    |
| ML                       | 0    | X    | l                             | ×    |
| IR_en                    | 1    | Х    | Х                             | Х    |
| PC en                    | 1    | 0    | 0                             | 0    |
| PCh_en<br>PCl_en         | 0    | D    | 0                             | D    |
| PCl_en                   | 0    | D    | 0                             | 0    |
| NPC en                   | 1    | X    | X                             | Х    |
| SP_en                    | 0    | 0    | 6                             | D    |
| SP en<br>DEMUX           | X    |      | ×                             | У    |
| MA                       | X    | X    | У                             | У    |
| MB                       | X    | ×    | ×                             | У    |
| ALU_f                    | XXXX | XxxX | $\times \times \times \times$ | XXXX |
| MC                       | XX   | XX   | УX                            | 10   |
| RF_wA                    | 0    | 0    | ×                             | D    |
| RF_wB                    | 0    | 0    | Х                             | 1    |
| MD                       | X    | X    | X                             | ×    |
| MD<br>ME<br>DM r<br>DM w | X    | X    | Х                             | Х    |
| DM_r                     | X    | X    | X                             | X    |
| DM_w                     | 0    | X    | ×                             | ×    |
| MF                       | X    | *    | ×                             | ×    |
| MG                       | X    | l    | X                             | Χ    |
| Adder f                  | XX   | 11   | * *                           | ХX   |
| Inc_Dec                  | X    | Х    | ٨                             | Х    |
| MH                       | X    | Х    | X                             | Х    |
| MI                       | X    | Х    | メ                             | ×    |

| RAL    | LPM |     |     |  |
|--------|-----|-----|-----|--|
| Output | EX1 | EX2 | EX3 |  |
| wA     | ×   | Х   | X   |  |
| wB     | ×   | ×   | RO  |  |
| rA     | ZH  | Х   | Χ   |  |
| rB     | ZL  | *   | ×   |  |

a) EXI) PMAR ← Z EX2) MDR ← PM[PMAR] EX3) RD ← MDR

(a)

Instruction LPM implies loading one byte data; R0 <- (Z) Assumption: Z - register is already pointing program memory address.

In Ex1, similar to LD instruction, PMAR has to be loaded from address register, Z-register.

In Ex2, PM[PMAR] has to be in the process of being input of register file. Thus, the content of PM[PMAR] is temporarily in MDR.

In EX3, the content of MDR has to be written in R0 in register file.

(b)

In Ex1, the content of Z-register has to feed in PMAR. Thus, MUX G has to select 1, and Address adder pass the address without in/decrement and send it to PMAR. Except these two, others are X or 0 values.

In Ex2, the PM[PMAR] has to be a output of Program memory and loaded to MDR. For these reasons, MUX L has to choose 1 to put PMAR into Program memory. Except Mux L, others have X or 0 values.

In Ex3, the content of MDR has to written in R0. Thus, Mux C slects 10(2), and RF\_wB is enabled because R0 is loaded wB. Other registers or Muxs have 0 or X values.