# Rohith Prakash

114 E31st St. #201, Austin, TX 78705 rohith.prakash@utexas.edu

+1 (972) 352-0082 https://github.com/rnprakash

#### RESEARCH INTERESTS

Security & Privacy Differential privacy; contention and covert side channels; inference

attacks; machine learning; OS and systems level defenses

Computer Arch. Memory and cache systems; hardware modifications for private queues Current Research Resource-agnostic side channel defense: apply differential privacy to

generative models of program execution to obfuscate payloads

## **EDUCATION**

CURRENT Masters + PhD in Computer Engineering, University of Texas, Austin

Research Topics: Secure memory controllers, machine learning and privacy

algorithms for time series data, optimization algorithms.

Advisor: Prof. Mohit Tiwari GPA: 3.7

MAY 2014 Bachelor of Science in Computer Engineering, University of Texas, Austin

Topic: Computer Architecture GPA: 3.7

Senior Project: "TEx86: A FAST Simulator for Processor Design Architects"

Advisor: Prof. Derek CHIOU

MAY 2014 Bachelor of Science in MATHEMATICS, University of Texas, Austin

Topic: Pure Mathematics Gpa: 3.5

## RESEARCH AND PUBLICATIONS

WASP-SC

Workload-Agnostic Statistical Privacy for Side Channels. Created a novel hardware design for thwarting side channels on shared architectural resources with a configurable level of privacy. Protects against against an adversary observing hardware resource contention such as third party cloud providers. The scheme works by building models of program behavior and applying statistical noise to obfuscate the perceived contention for these hardware resources.

## **WORK EXPERIENCE**

JAN 2015— Current

#### Graduate Research Assistant

## **UT AUSTIN**

Optimization of attacker models for side-channel attacks using machine learning and optimization techniques. Use transforms and predictive models along with dimensionality reduction to demonstrate potential information leakage.

Design of memory controller for obfuscation of memory traces using differential privacy. Model memory patterns of program workloads and obfuscate the resulting memory traces with the Laplacian differential privacy method.

Thwarting queue contention channels with differential privacy. Creation of a generic queue architectural structure which can be tuned to give variable privacy guarantees with speed trade-offs.

Reduction of network side channel leakage over SSL/TLS connections by modifying hardware encryption module for network I/O. Apply differential privacy in hardware to models created from common network traffic, reducing adversaries' abilities to glean private information.

# MAY 2015—

## Security Research Intern

#### AUG 2015 | ALTERA CORP

Researched, tested, and analyzed various hardware and algorithmic implementations for physical-unclonable functions (PUFs).

Given actual SRAM cells for use in prototype PUFs, analyzed temperature, current, and other data to create algorithms for determining PUF reliability, resilience, enrollment procedures, and bit selection.

# AUG 2014—

#### **Graduate Teaching Assistant**

#### DEC 2014 UT AUSTIN

Teaching assistant for sophomore undergraduate C/C++ class (EE 312: Software Design and Implementation I).

Basic problem solving, design and implementation techniques for imperative programming; structured programming in the C/C++ language; programming idioms; introduction to software design principles, including modularity, coupling and cohesion; introduction to software engineering tools; elementary data structures; asymptotic analysis.

## Jun 2014— May 2015

#### Graduate Technical Intern

#### INTEL CORP

Tested, verified, and debugged camera unit memory interface systems. Compiled models, ran regressions, and debugged synthesized Verilog for Intel Atom processors.

# FEB 2014-

#### Tutor Level II

#### Aug 2014 | TUTOR.COM

Tutored high-school and college-level students in Geometry, Algebra, Calculus I, II, III, Discrete Math, Computer Science, and Linear Algebra. Helped students complete homework, study for tests, and learn concepts through the online Tutor.com classroom application via a virtual whiteboard with text and voice features.

#### FEB 2012— Aug 2013

## Undergraduate Technical Intern

## INTEL CORP

Worked on gate-level simulation (GLS) for the Intel Atom processor. Compiled models, ran regressions, and debugged synthesized Verilog. Created and maintained validation automation tool (written in C, Perl and Tcl/Tk) which allowed validation engineers to automatically build and fix common build errors quickly.

## **COMPUTER SKILLS**

PROFICIENT LANGUAGES: C/C++, x86 ISA, Julia, Python, ARM ISA, Java, and more

OPERATING SYSTEMS: Linux/Unix/Unix-based, Windows

## SCHOLARSHIPS AND AWARDS

2014—CURRENT Graduate Research and Tuition Grant AUG 2010—2014 Engineering Undergraduate Honors 2012, 2014, 2015 Intel Individual Contributor Award

2015 UTexas Hackathon - Dell Innovation Award

#### **OTHER**

LANGUAGES: English, French CITIZENSHIP: US Citizen