# Parallelizing the Individual Haplotying Assembly Problem

### Robert J. clucas

School of Electrical & Information Engineering, University of the Witwatersrand, Private Bag 3, 2050, Johannesburg, South Africa

#### **Abstract:**

Key words: Brach, Bound, GPU, Haplotyping, Simplex

#### 1. Introduction

It is commonly accepted that all humans share  $\sim 99\%$  of the same DNA, however, small variations cause human beings to have different physical traits. Single nucleotide polymorphisms (SNPs), which are variations of a single DNA base from one individual to another, are believed to be able to address genetic differences. For diploid organisms, which have pairs of chromosomes, a haplotype is a sequence of SNPs in each copy of a pair of chromosomes. A genotype describes the conflated data of the haplotypes on a pair of chromosomes. Haplotypes are believed to contain more generic information than genotypes [1], however, obtaining haplotypes correctly is a difficult problem, which is broken into two subdomains: haplotype assembly and haplotype inference.

Haplotype inference uses the genotype of a set of individuals. The genotype data tells the status of each allele at a position, but does not distinguish which copy of the chromosome the allele came from. This negative aspects of this approach are that it cannot distinguish rare and novel SNPs [2], and there is no way of knowing if the inferred haplotype is completely correct.

Individual haplotype assembly uses fragments of sequences generated by sequencing technology to determine haplotypes. The fragments of a sequence come from the two copies of an individual's chromosome, the goal of the individual haplotyping problem is to correctly determine two haplotypes, where each haplotype corresponds to one of the two copies of the chromosome.

The haplotype assembly problem was proven to be NP-Hard [3]. The algorithms used to solve the problem are thus computationally complex and until recently, there was no practical exact algorithm to solve the problem using minimum error correction (MEC) [4], However, recently an exact solution was proposed by [5] which is capable of solving the MEC problem exactly, and can thus correctly infer all haplotypes from the fragment sequences. Due the NP-Hardness of the problem, the algorithm results in long run times - in the range of days for chromosomes with high errors rates. Using a parallel implementation of any of the

proposed solutions could reduce the long run times, allowing useful haplotype information to be quickly inferred from the available datasets, having positive effects in fields such as drug discovery, prediction of diseases, and variations in gene expressions, to name a few.

Parallel programming makes use of devices which have numerous cores, and uses these cores to execute a single instruction on multiple data (SIMD). The effectiveness of parallel programming is dependant on the nature of the problem, as per Amdahl's law. While using multiple processors can potentially allow for large performance increases, in practise this is difficult to achieve due to additional copliexities which are introduces with parallel capable devices. The main difficulties are the communication between the multiple cores, and the managemet of memory. Threads are usually created in blocks, and the memory heirarchy allows threads within the same block to share specific memory. All threads have access to a global memory space, however, access to this memory space is slower, decreasing performance. Furthermore, race conditions, where multiple threads attempt to access memory at the same location simultaneously, can cause undefined behaviour and cause inaccurate results.

With the increasing popularity of General-Purpose GPU (GPGPU) programming, however, API's like CUDA [6] and OpenCL [7] which provide access to GPUs through simple function calls in C and C++ program, have made parallel programming easier on GPUs. Intel have also made a move towards parallel programming, introducing the Xeon Phi, which, like a GPU, has numerous cores which can operate on data in parallel. The Xeon Phi is also programmed using an API [8], however, far more extensive use is made of compiler directives than with CUDA or OpenCL, with API functions being provided to gain access to parallel variables such as the thread index and number of threads which are running in parallel.

The contibution of this paper is to idenfiy one of the proposed algorithms, in this case the minimum error correction (MEC) formulation, for solving the HA problem, and then to identify components of the selected algorithm which would be suited for parallelism before proposing a possible parallel implementation of

the potentially parallelizable components.

The remainder of this paper is structured as follows. Section 2.1 describles the HA problem, and some of the proposed algorithms for solving it. Section 2.2 gives an overview of the branch and bound algorithm and reviews existing work on parallelizing it. Section 4. describes the MEC formulation of the HA problem, and its formulation as an integer linear programming (IP) problem. Sectino 5. describes possible parallelization for the preprocessing of the input data. Section 6. describes the parallelization of the branch and bound algorithm, which is the chosen algorithm for solving the problem. Section 7. concludes.

## 2. Background

## 2.1 Haplotype Asembly Problem

This section will provide a brief overview of the haplotype assembly (HA) problem, and define the notation used through the rest of the paper. The input to the problem is a set of reads from a given genome sequence, where each read contains fragments from each of the two chromosomes which make up the genome sequence. These characters of a read consist of elements from a ternary string, where a ternary string has characters from the set  $\{0, 1, -\}$ . A value of 0 refers to the major allele at a site, a value of 1 to the minor allele, and a value of - to the lack of a read at the site, and is referred to as a gap. These reads are then combined to form a matrix, M, where each row of the matrix corresponds to a read.

Each column of the matrix is known as an SNP site. At each site, the data could be accurate, missing, or have error. The goal of the haplotype assembly problem is to determine a haplotype,  $H = \{h, h'\}$  from the matrix. The following terminology will be used to refer to properties of the matrix and the fragments.

For the input matrix M, the number of fragments is denoted by m, which is the number of rows in M. The number of SNP sites is denoted by n, which is the number of columns in M, while the j<sup>th</sup> site of the i<sup>th</sup> fragment is given by  $f_{ij}$ . Furthermore, two fragments are said to conflict if the following conditions are true:

• 
$$f_{ik} \neq f_{jk}$$
 and  $f_{ik} \neq$ '-' and  $f_{jk} \neq$ '-'

Essentially this means that for two fragments i and j, if at an SNP site k, the reads do not have error and are not gaps, the reads have different values (fragment i has a value 0 at site k, while fragment j has a value 1 at site k, or vice versa).

Following the notion of a conflict, the distance between two fragments (or ternary strings) is denoted by  $d(f_i, f_j)$  is the total number of positions for which the two fragments  $f_i$  and  $f_j$  conflict. Furthermore, to understand some of the problem formulations from the

fragment data, it is useful to define a conflict graph [9]  $G = \{V, E\}$ , where V corresponds to a fragment, and E corresponds to and edge between two fragments if they conflict. If the matrix M contains no errors, then none of the fragments from the same chromosome will conflict and G will be bipartate. Fragments from the same chromosome may conflict. However, if there are errors (as is usually the case) in M, G will not be bipartate. The haplotype assembly problem then requires the correction of G from a non-bipartate graph to a bipartate graph. There are numerous methods for solving the problem:

- Minimum Fragment Removal (MFR): This involves removing the least number of fragments from the input data such that the resultant graph G is bipartate. It is shown in [9] that this can be solved in polynomial time.
- Weighted Minimum Edge Removal (WMER) [10]: This method is a recent method, which requires determining the minimum number of edges to remove such that removal of the edges results in G being bipartate.
- Longest Haplotype Reconstruction (LHR): This requires finding a set of fragments which, when they are removed from M, result in G being bipartate and the length of the resultant haplotypes being maximized [11].
- Minimum Error Correction (MEC): This method involves correcting the minimum number of elements (sites for all fragments) in the matrix M which allow the graph G to be bipartate. Although being the most complex method, it is the most widely used method as it provides the highest accuracy rates. Only recently has an exact algorith for the MEC problem formulation been proposed which can provide an exact solution for all cases.

Due to the accuracy and more extensive previous work, the MEC method for solving the problem was decided upon as the method for which a parallel implementation will be proposed.

2.1.1 Minimum Error Correction Implementations Much research has been done on solving the MEC formulation of the HA problem. The first exact algorithm for solving the problem was a branch and bound algorithm proposed by [12]. The algorithm creates a tree which covers the search space of all possible corrections. The tree is then traversed to find the best solution. They use an upper bound for when branching that allows branches to be abandoned when a better solution than the current best cannot result from further exploration of the branch, thus improving performance. However, this exact method has time complexity of  $O(2^m)$ , where m is the number of fragments in the input data, and hence cannot produce solutions for large problem sizes. They also provide a heuristic

genetic algorithm (GA) to improve the computational time, which only requires run times up to three orders of magnitude faster than the branch and bound implementation. While the GA implementation gives very similar results to the branch and bound implementation, it is slightly worse.

A dynamic programming solution was proposed by [13] which addresses the run time problem for large input sizes. The algorithm has time complexity of  $O(mk3^k + mlogm + mk)$ , where k is the maximum number of SNP sites a fragment covers. In practice k is usually small, and results were shown small k (less than 100). The proposed dynamic programming solution had significant run time improvements over the solution proposed by [12]. However, for larger k values, the algorithm cannot solve the MEC case of the HA problem in a feasible amount of time.

More recently, [5] proposed an exact algorithm for solving the MEC problem. The proposed algorithm is the currently the only algorithm which can solve the HA problem for both the homozygous (the alleles at a site are identical) and hetrozygous (the alleles at an SNP site are different) case. Most other work assumes that the input fragment data is hetrozygous, which, while true for most of the SNP sites in the input matrix, is normally false for a small number of the SNP sites. The exact solution removes unnecessary data from the matrix, and partitions the matrix into smaller sub-matrices. The problem is then formulated as an integer linear programming (ILP) problem and solved as an optimization problem. The implementation was run using an Intel i7-3960X CPU, and the HuRef dataset required 15 days to solve for the general case, and 24h for the all-hetrozygous case. Heuristics methods are also proposed which speed up computation time by up to 15 times. However, the results are only shown for smaller input sizes, and the heuristic methods do not always determine the optimal solution. Furthermore, the solutions for the general case show lower MEC scores, meaning that the all-hetrozygous assumption is not always valid.

- 2.1.2 Parallelization Of the MEC implementations discussed in Section 2.1.1, the branch and bound solution proposed by [12], and the ILP formulation of the problem proposed by [5] have the most potential for a parallel implementation. While there are other methods for solving ILP problems [14] the most common methods for solving ILP problems are:
  - Branch and bound: The search space is divided into sub spaces, each of which is explored for the optimal solution. Bounds are enforced to ensure that sections of the sub spaces for which an optimal solution will not be found, will not be searched.

• Branch and cut: The problem is first solved without the integer constraints to find the optimal solution. Cutting planes are then used to divide the search space and then branch and bound is applied.

Thus both the MEC methods mentioned above can be solved using a branch and bound algorithm. The branch and cut algorithm involves using a branch and bound method as well as the simplex method, and is thus more complex, hence the choice was made to use the branch and bound algorithm.

# 2.2 Branch and Bound

The branch and bound algorithm can be parallelized in multiple ways [15]. Either specific, computationally difficult functions can be accelerated by a parallel implementation, for example matrix inversion, or the entire tree can be search in parallel, or a combination of both can be employed. Using tree based approaches will require communication between each of the processes which searches a branch, as the branch solution will need to be compared against the solutions of the other branches. This becomes a bottleneck for both CPU and GPU implementations as groups of threads are assigned local memory, for which access is much faster than the global memory space. There have been numerous parallel branch and bound methods proposed for both the CPU and GPU which deal with these problems in different ways.

2.2.1 CPU Implementations The ALPS framework [16] is written in C++ and provides a parallel CPU implementation of the branch and bound algorithm. The framework is tested on the knapsack problem [17], which is an ILP problem and is known to be NP-hard. The speedup achieved is near linear in the number of nodes when the number of nodes is small, but diminishes as more nodes are added due to the amount of communication between the nodes. A speedup of 8 times is achieved for 8 nodes, and 26 times for 32 nodes. It is likely that for the HA problem, the number of nodes could be extremely large in which case this methods will be insufficient.

The MALLBA framework [18] is also written in C++ and provides a parallel branch and bound algorithm. It labels nodes as *master* or *slave* nodes, which defines the type of work that the nodes do. The framework also provides heuristic methods to solve the problems more efficiently, however, the accuracy of the results is less, which while acceptable for many applications, is not acceptable for the HA problems. The performance results are similar to the ALPS framework, where near linear speed up is achieved for a small number of additional nodes, but levels off for larger numbers of nodes.

2.2.2GPU Implementations A hetrogeneous CPU-GPU implementation was proposed by [19] and was applied to the knapsack problem. Due to the overhead of transferring data from the CPU to the GPU before computation, the model only uses GPUs when the tree has a large number of nodes (> 5000), otherwise the CPUs are used Furthermore, the tree is built using a breadth first strategy to favour the parallel nature of the GPUs. Both the branching and bounding steps can be performed on the CPU or GPU. If the number of nodes is sufficiently large such that full occupancy of the GPU is ensured, then for each iteration of the algorithm the GPU does the branching and bounding on a list of nodes, eliminates nodes for which an optimal solution cannot be found, and return the list back to the CPU. This process continues until convergence. This regular communication between the CPU and GPU is expensive, which lessens the speedup achieved by the implementation. However, a speedup of up to 9.27 times was achieved for larger problem sizes, validating the feasibility of the branch and bound algorithm for parallel implementation. It must be noted that the algorithm was developed for Nvidia's Fermi architecture, which does not support dynamic parallelism [20], hence results in the vast CPU-GPU communication. The newer Kepler architecture, however, does support dynamic parallelism.

In [21, 22]. algorithms are proposed which target the bounding operation for parallelism, as well as dealing with the problem of thread divergence when using GPUs for branch and bound, which comes from the position of the nodes in the tree, and the need to for branches to communicate with other branches to compare solutions. Depending on the problem to which branch and bound is applied, the tree structure can be irregular which makes the entire tree search unsuited for GPUs not supporting recursion and dynamic parallelism, as was the case when the algorithm was proposed - hence the focus on only he bounding operation. The algorithm was applied to the Flow-Shop scheduling problem, for which it is shown that  $\sim$ 98% of the computation is spent on the bound operation. Speed ups of up to 100 times were achieved by the GPU implementation over a multi-threaded CPU implementation. However, this kind of speedup will only be seen in problems where the calculation of the bounds is the bottleneck. Nevertheless, even if significantly less time is spent calculating the bounds, the speed up should still be considerable.

The algorithms of [21, 22] are extended by [23] to include not only parallelization of the bounding operator, but also the branching and pruning operators. This essentially uses the GPU for doing all the searching of the subspaces. However, the CPU is still used for the between each iteration as each GPU thread can only determine the solution of its first child nodes, rather than all child nodes until the leaves of the

tree. Again this is due to the limitations of the Fermi architecture not supporting dynamic parallelism, despite this hardware limitation, the algorithm is still able to achieve a speed up of up to 166 times over a multi-threaded CPU implementation, for large problem sizes.

2.2.3 Potential Improvements Sections 2.2.1 and 2.2.2 above provide evidence of the feasibility of taking a parallel approach to the branch and bound algorithms, and hence the feasibility of solving the HA problem with a parallel implementation. Some aspects of the related work have significant performance implications on the parallel implementation, such as:

- Using multiple CPUs does not scale effectively, and hence the relative performance increase for adding an additional CPU decreases for each CPU which is added
- The amount of communication between the CPU and the GPU is large, and is required on each iteration, which decreases the performance of the algorithm
- The structure of the tree depends on the problem

   one problem may ensure a balanced tree while
   another may map to an unbalanced tree which
   makes a GPU difficult due to its data-parallel nature

The above factors come from the limitations of the parallel hardware available at the time. Due to the lack of recursive ability for the Fermi architecture used, each time solutions need to be compared for each of the branches, and then to select the most relevant nodes from the list of searchable nodes, all results from the GPU kernels needed to be passed back to the CPU since the GPU cannot invoke kernels itself. Furthermore, the problem of an unbalanced tree was significant for the same reason. However, the newer Kepler architecture does allow kernels to call kernels, which should reduce the CPU-GPU communication and be able to handle unbalanced trees as the kernel can itself determine the best searchable nodes. The Intel Xeon Phi also supports recursion, and is thus also a good candidate for this approach.

# 3. Project Descriptions

Based on the related work reviewed in Section 2. the project descriptions such as the specification of the project and its purpose, the assumptions, constraints and requirements, are given in the subsections to follow.

### 3.1 Project Specification

The aim of the project is to implement the HA problem in parallel on 3 different hardware configurations and then to compare the performance of the configurations. The chosen algorithm for parallel implementation is that proposed by [5] since the algorithm can solve the all hetrozygous and general case optimally. The 3 configurations are:

- CPU based cluster
- Intel Xeon Phi Coprocessor based cluster
- Nvidia GPU based cluster

#### 3.2 Hardware

The following hardware will be required for the project:

- A cluster with multi-core CPUs
- A custer with at least one Intel Xeon Phi Coprocessor
- A cluster with at least one Nvidia GPU with compute capability  $\geq 3.5$

#### 3.3 Software

The following software will be used for the project:

- C and C++, as this is the language used for programming Intel Xeon Phi's and Nvidia GPU's
- The Nvidia CUDA API for programming the Nvidia GPUs
- The OpenMP API for the CPU and Intel Xeon Phi implementations
- The Nvidia nvcc compiler for compiling the GPU code to run on the Nvidia GPU
- The Intel compiler suite for compiling the CPU and Intel Xeon Phi implementations

#### 3.4 Assumptions

The following assumptions are made for the project:

- The hardware detailed in Section 3.2 is available
- The software detailed in Section 3.3 is available
- The datasets for the SNP inputs will all be available
- Solutions for the datasets are available to verify the corectness of the implementations

#### 3.5 Constraints

The following contraints are placed on the project:

- The available budget is limited thus a limited number of hardware devices will be available
- All software used must be open source
- The project must be completed by Robert Clucas and Sasha Naidoo

### 3.6 Success Criteria

Due to the diffculty of the problem, the soffowing criteria are defined which must be met for the project to be considered a success:

- All three implementations are working by the project demonstration date
- All implementations can at least solve the all hetrozygous case correctly, with optimal MEC scores
- At least one implementation provides a speed up over the results detailed in [5]

## 4. Problem Description

Considering the potential performance of a parallel from the existing research, as well as the ability of the algorithm presented in [5] to solve both the homozygous and hetrozygous case of the HA problem, this was the algorithm whis was chosen for the parallelization. This section will describe the agorithm presented in [5] which is the formulation of the HA problem as an ILP problem. Using the terminology presented in 2.1, the Hamming distance between two fragments j and k is number of SNP sites at which the fragments conflict, and is denoted by  $d(f_j, f_k)$ , which is used to determine the MEC score of a solution  $H = \{h, h'\}$ , which is given by

$$MEC_{score} = \sum_{i=1}^{m} min\{d(f_i, h), d(f_i, h')\}$$
 (1)

Where m is again the number of rows in the input matrix M. The MEC score is *optimal* if it is the minimum possible score. Some assumptions are made for the input matrix as per [5], namely

- No row of the input matrix M is useless at least one entry in the row is a 1 or 0
- No column of M in monotone the column must have at least one 0 and one 1
- No column of M contains more 1's than 0's if this is not the case the values are all flipped, which does not change the solution

The input matrix M first undergoes preprocessing to ensure that the above conditions are met. It must be noted that the preprocessing does not affect the solution in any way. The preprocessing functions are:

- Block reduction: Splits the matrix into disjoint sets such that all reads start and end in the same block
- Block decomposition: This process takes reduced blocks and eliminates redundancy, resulting in smaller problems
- Singleton removal: A singleton is a row for which the start and end positions of the fragment are the same i,e the fragment has only one element. Since singletons do not affect the MEC score, they can be removed.
- Duplicate removal: Rows and columns which are the same are merged into a single row or column, and the multiplicity of the row or column is recorded

From the reduced blocks the ILP problem is formulated for the all-hetrozygous and the general case. Despite being more complicated, only the general case formulation will be shown. The justification for this is that the results presented in [5] show that this is the case for which the optimal MEC scores are obtained, furthermore the all-hetrozygous case assumed that there are no errors in the input matrix, which in not true for all input cases

### 4.1 ILP Formulation

For integers  $p, q \in \mathbb{Z}$ , where  $1 \leq p \leq m$ , and  $1 \leq q \leq$ n, p is the index of the fragment (or row) in the input matrix M, and q is the index of SNP (or column) in the input matrix. The multiplicity of the  $j^{th}$  column of M is denoted by  $c_i$ , while the multiplicity of the  $i^{th}$  row of M is denoted by  $c_i$ . The following binary variables are introduced,  $y_i$ , which has a value of 1 if  $d(f_i, h) < d(f_i, h')$ , otherwise has a value of 0 (when  $d(f_i, h') < d(f_i, h)$ . Informally, if fragment i is part of h then it has a value of 1, otherwise it has a value of 0,  $x_j$ , which has a value of 1 if the  $j^{th}$  bit of h is 1, otherwise has a value of 0 of the  $j^{th}$  bit of h is 0, and lastly  $z_i$ , which has a value of 1 if the  $j^{th}$  bit of h' is 1, otherwise has a value of 0 if the  $j^{th}$  bit of h' is 0. Lastly  $J_{i,0}$  ( $J_{i,1}$ ) are the sets of integers  $j \in \{1, 2, ..., q\}$  for which the  $i^{th}$  value in column j is a 0 (1), and the column is intrinsically hetrozygous. Essentially for each row there are two sets, where each a set lists the intrinsically hetrozygous columns which have either values of 0 or 1. DO J-BAR

Using the above mentioned variables, an integer programming formulation is possible, however, non-linear terms in the form of  $y_i x_j$  and  $y_i z_j$  arise, which cannot be solved using ILP techniques. To overcome this problem, [5] defines variables  $t_{i,j}$  for  $y_i x_j$  and  $u_{i,j}$  for  $y_i z_j$  and impose constraints on the variables which ensure linearity (the constraints are shown in the final formulation of the problem). Using these variables, the final ILP formulation of the HA problem for the general case is

Minimize 
$$\sum_{i=1}^{p} w_{i} \sum_{j \in J_{i,0}} c_{j} (1 - x_{j} - y_{i} + 2t_{i,j})$$

$$+ \sum_{i=1}^{p} w_{i} \sum_{j \in J_{i,1}} c_{j} (y_{i} + x_{j} - 2t_{i,j})$$

$$+ \sum_{i=1}^{p} w_{i} \sum_{j \in J_{i,0}} c_{j} (z_{j} + t_{i,j} - u_{i,j})$$

$$+ \sum_{i=1}^{p} w_{i} \sum_{j \in J_{i,i}} c_{j} (1 - z_{j} - t_{i,j} + u_{i,j})$$

**Algorithm 1** Procedure for solving the MEC HA problem using ILP

Step 1: Determine intrinsically hetrozygous and homozygous columns in M

Step 2: Perform block reduction on M

Step 3: Perform block decomposition on intrinsically hetrozygous columns in M

Step 4: Remove singleton rows from M

Step 5: Remove duplicate columns in M

Step 6: Solve ILP formulation using branch and bound algorithm

Subject to 
$$\forall_{1 \leq i \leq p} \ y_i \in \{0, 1\}$$
  
 $\forall_{1 \leq j \leq q} \ x_j \in \{0, 1\}$   
 $\forall_{1 \leq i \leq p} \ \forall_{1 \leq j \leq p} \ t_{i,j} \in \{0, 1\}$   
 $t_{i,j} \leq y_i$   
 $t_{i,j} \leq x_j$   
 $t_{i,j} \geq y_i + x_j + 1$   
 $\forall_{1 \leq i \leq p} \ \forall_{j \in J_{i,0} \cup J_{i,1}} \ u_{i,j} \leq y_i$   
 $u_{i,j} \leq z_j$   
 $u_{i,j} \geq y_i + z_j - 1$ 

#### 4.2 Computation Procedure

Using the information provided by Section 4. and Section 4.1, the general procedure for solving the MEC HA problem using ILP can be defined as

### 5. Parallel Pre-processing for MEC HA

Observing Algorithm 1, as well as referring to [5] for the exact definitions of the operations, there are numerous areas to which parallelism can be applied.

# 5.1 Determining Intrinsically Hetrozygous Columns

Determining instrinsically hetrozygous columns in M requires comparing counting the number of rows at each of the j columns which are 0 and which are 1, and then comparing the value. A parallel implementation would perform this operation for all n columns at once if the GPU was used. However, for small n the overhead of transferring the data to the GPU for computation would result in worse performance. In this case, a better approach would be to used the vectorized operations available to modern CPUs to perform the operations on multiple columns at a time, which could result in up to 8 times speedup depending on the CPU.

### 5.2 Singleton Removal

Finding singletons is a simple task as it only requires determining if there is more than one element in a row. Again, vectorized operations could be used, however, this time one the GPU, which could use n threads for each row. Each thread checks if its corresponding entry in the row is present, and if it is, increments a counter in shared memory. If the value of the counter

is > 1, then the row in not singular. This would have time complexity of  $\mathcal{O}(1)$ , compared to  $\mathcal{O}(n)$  using the implementation of [5].

### 5.3 Duplicate Removal

For the implementation used by [5], each row needs to be compared with each other row to determine if the rows are identical, and the same procedure is required for the columns. This can be done with time complexity of O(Llogk), where L in the length of the reads and k is the number of reads. There are numerous ways in which this operation can be parallelized.

5.3.1 Simultaneous column and row search This would use the GPU to create threads that perform the column and row comparisons at the same time. Furthermore, multiple columns and rows can be done at the same tome. For example, the  $i^{th}$  and  $z^{th}$  rows can be compared to all the other rows at the same time. This would allow a speed up on the order of

Speed up = 
$$N * \frac{\text{GPU frequency}}{\text{CPU frequency}}$$
 (2)

where N is the number of threads that are used simultaneously.

5.3.2 Simultaneous row and column comparison This implementation would compare the  $i^{th}$  row or column to multiple other rows or columns at the same time (for example to the  $\{a^{th},b^{th},...j^{th},k^{th},...z^{th}\}$  rows or column at the same time). This would be much faster provided the parallel device has a sufficient number of threads. For very large input sizes there will be a serial aspect as there will not be enough threads. Nevertheless, for each of the iterations, the time complexity would be O(L + K), assuming there were  $2^*L^*K$  threads available at each iteration, where L is again the length of the reads and K is the number of reads (this is because each row would spawn  $L^*K$  threads to cover the whole matrix on each iteration, and each column would spawn the same.

### 6. Parallel Branch and Bound for MEC HA

Considering the related work presented in Section 2.2, a similar approach to those presented in [21–23] will be taken, however, an attempt will be made to limit the number of transactions between the CPU and GPU, preferring rather to perform as much calculation on the GPU as possible. Furthermore, the implementation will not attempt to balance the tree since the parallel devices which will be used are capable of recursion, allowing branches to be explared until either an optimal or infeasible solution is reached. Simply splitting the problem space into many sub problems will not be sufficient for large performance increases. The hard blocks of the HuRef dataset took up to 12

hours on a multi-core CPU [5]. Operator level parallelism can potentially improve this.

#### 6.1 Node Selection

Once a branch has been searched and cannot be explored further because it's solution is either optimal or cannot be better than the current lower bound, the group of threads must be reassigned to search a new branch. A depth first strategy will be applied since the parallel hardware supports recursion and hence can handle an unstructured tree.

## 6.2 Branching Operator

The branching operator is a kernel function that is called from any of the parallel compute devices. A block of threads is assigned a branch from the selection operator. The size of the block of threads can be determined statically from the depth of the branch, which will ensure that the number of threads is carefully managed and that additional thread blocks will only be assigned if they are available. While this method ensures correct operation, it it sub optimal in terms of performance.

Alternatively, the number of threads can be determined dynamically, where the search from the root of the branch is started from a single thread, then the subsequent child nodes are searched by new threads created from the parent nodes. This process continues until an optimal or infeasible solution is found by one of the child threads, at which point the root thread is returned to before getting another branch to search. This method will always use exactly the correct number of threads, however, if the recursion becomes too deep across many branches, resources management could become a problem and ensuring the availability of resusources could detract from the performance.

### 6.3 Bounding Operator

### 7. Conclusion

### REFERENCES

- J. Stephens. "Haplotype Variation and Linkage Disequilibrium in 313 Human Genes." Science, vol. 293, no. 5529, pp. 489-493, Jul. 2001.
   [Online]. Available at http://dx.doi.org/10. 1126/science.1059431 [Accessed 27 June 2015].
- [2] D. He, A. Choi, K. Pipatsrisawat, A. Darwiche, and E. Eskin. "Optimal algorithms for haplotype assembly from whole-genome sequence data." vol. 26, no. 12, pp. i183-i190, 2010.
- [3] R. Lippert, R. Schwartz, G. Lancia, and S. Istrail. "Algorithmic strategies for the single nucleotide polymorphism haplotype assembly problem." vol. 3, no. 1, pp. 23–31, 2002.
- [4] P. Bonizzoni, G. Della Vedova, R. Dondi, and

- J. Li. "The Haplotyping problem: An overview of computational models and solutions." *Journal of Computer Science and Technology*, vol. 18, no. 6, pp. 675–688, 2003. [Online]. Available at http://dx.doi.org/10.1007/BF02945456 [Accessed 27 June 2015].
- [5] Z.-Z. Chen, F. Deng, and L. Wang. "Exact algorithms for haplotype assembly from wholegenome sequence data." vol. 29, no. 16, pp. 1938– 1945, 2013.
- [6] Nvidia. CUDA C PROGRAMMING GUIDE. Version 7.0. 2015. [Online] Available at http://docs.nvidia.com/cuda/cuda-c-programming-guide/index.html# axzz3gRwjcM3m [Accessed 20 July 2015].
- [7] Khronos. The OpenCL Specification. Version 2.1. 2015. [Online] Available at https://www.khronos.org/registry/cl/ [Accessed 20 July 2015].
- [8] Intel. Intel Xeon Phi Coprocessor DEVEL-OPER's QUICKSTART GUIDE. Version 1.8. 2013.
- [9] G. Lancia, V. Bafna, S. Istrail, R. Lippert, and R. Schwartz. "SNPs Problems, Complexity, and Algorithms." In F. auf der Heide, editor, Algorithms ESA 2001, vol. 2161 of Lecture Notes in Computer Science, pp. 182–193. Springer Berlin Heidelberg, 2001. [Online] Available at http://dx.doi.org/10.1007/3-540-44676-1\_15 [Accessed 16 July 2015].
- [10] D. Aguiar and S. Istrail. "HAPCOMPASS: A fast cycle basis algorithm for accurate haplotype assembly of sequence data." Journal of Computational Biology, vol. 19, no. 6, pp. 577-590, June 2012. [Online] Available at http://www.brown.edu/Research/Istrail\_ Lab/papers/hapcompass\_jcb\_draft.pdf [Accessed 16 July 2015].
- [11] R. Schwartz. "Theory and Algorithms for the Haplotype Assembly Problem." Commun. Inf. Syst., vol. 10, no. 1, pp. 23-38, 2010. [Online] Available at http://projecteuclid. org/euclid.cis/1268143371 [Accessed 16 July 2015].
- [12] R.-S. Wang, L.-Y. Wu, Z.-P. Li, and X.-S. Zhang. "Haplotype reconstruction from SNP fragments by minimum error correction." vol. 21, no. 10, pp. 2456–2462, 2005.
- [13] M. Xie, J. Wang, and J. Chen. "A Practical Exact Algorithm for the Individual Haplotyping Problem MEC." In *BioMedical Engineering and In*formatics, 2008. BMEI 2008. International Conference on, vol. 1, pp. 72–76. May 2008.
- [14] L. Galli. "Algorithms for Integer Programming.", December 2014. [Online] Available at http://www.di.unipi.it/optimize/Courses/R02IG/aa1415/IP\_algorithms.pdf [Accessed 27 June 2015].
- [15] T. G. Crainic, B. Le Cun, and C. Roucairol.

- Parallel Branch-and-Bound Algorithms, pp. 1–28. John Wiley & Sons, Inc., 2006. [Online] Available at http://dx.doi.org/10.1002/9780470053928.ch1 [Accessed 17 July 2015].
- [16] Y. Xu, T. Ralphs, L. Ladnyi, and M. Saltzman. "Alps: A Framework for Implementing Parallel Tree Search Algorithms." In B. Golden, S. Raghavan, and E. Wasil, editors, The Next Wave in Computing, Optimization, and Decision Technologies, vol. 29 of Operations Research/Computer Science Interfaces Series, pp. 319–334. Springer US, 2005. URL http://dx.doi.org/10.1007/0-387-23529-9\_21. [Online] Available at http://dx.doi.org/10.1007/0-387-23529-9\_21 [Accessed 17 July 2015].
- [17] M. Kedia. "Dynamic Programming.", October 2005. [Online] Available at http://www.cs.cmu.edu/afs/cs/academic/ class/15854-f05/www/scribe/lec10.pdf [Accessed 27 June 2015].
- [18] E. Alba, F. Almeida, M. Blesa, J. Cabeza, C. Cotta, M. Daz, I. Dorta, J. Gabarr, C. Len, J. Luna, L. Moreno, C. Pablos, J. Petit, A. Rojas, and F. Xhafa. In B. Monien and R. Feldmann, editors, Euro-Par 2002 Parallel Processing, vol. 2400 of Lecture Notes in Computer Science, pp. 927–932. Springer Berlin Heidelberg, 2002. [Online] Available at http://dx.doi.org/10.1007/3-540-45706-2\_132 [Accessed 17 July 2015].
- [19] A. Boukedjar, M. Lalami, and D. El-Baz. "Parallel Branch and Bound on a CPU-GPU System." In Parallel, Distributed and Network-Based Processing (PDP), 2012 20th Euromicro International Conference on, pp. 392–398. Feb.
- [20] Nvidia. "CUDA DYNAMIC PARALLELISM PROGRAMMING GUIDE.", August 2012. [Online] Available at https://www.clear.rice.edu/comp422/resources/cuda/html/cuda-dynamic-parallelism/index.html [Accessed 17 July 2015].
- [21] N. Melab, I. Chakroun, M. Mezmaz, and D. Tuyttens. "A GPU-accelerated Branch-and-Bound Algorithm for the Flow-Shop Scheduling Problem." CoRR, vol. abs/1208.3933, 2012. [Online] Available at http://arxiv.org/abs/1208.3933 [Accessed 17 July 2015].
- [22] I. Chakroun, M. Mezmaz, N. Melab, and A. Bendjoudi. "Reducing thread divergence in a GPU-accelerated branch-and-bound algorithm." Concurrency and Computation: Practice and Experience, 2012. [Online] Available at https:// hal.inria.fr/hal-00731859 [Accessed 17 July 2015].
- [23] I. Chakroun and N. Melab. "Operator-level GPU-Accelerated Branch and Bound Algorithms." Procedia Computer Science, vol. 18, pp. 280 – 289, 2013. 2013 International Conference on Computational Science.

# **Appendix**

- **A** Parallel Algorithm Examples
- **B** Heuristic for Lower Bound Estimation