# Project 1

## **ISA and Controller Micro-Instructions**

## **ROM Description**

• 12 bit address width

| OPCODE                                      | \$Z                       | Next Sate (from state register)              |
|---------------------------------------------|---------------------------|----------------------------------------------|
| (B <sub>11</sub> -B <sub>6</sub> ) (6-bits) | (B <sub>5</sub> ) (1-bit) | (B <sub>04</sub> -B <sub>00</sub> ) (5-bits) |

- 24 bit data width
  - o ROM DATA FORMAT

|    |     |     |                                         |     |        |                                                              |   |   |     |    |                               | WRI  | ΤЕ                                              | RE  | SET                                          |                                              |                                           |            |
|----|-----|-----|-----------------------------------------|-----|--------|--------------------------------------------------------------|---|---|-----|----|-------------------------------|------|-------------------------------------------------|-----|----------------------------------------------|----------------------------------------------|-------------------------------------------|------------|
|    |     |     |                                         |     |        |                                                              |   |   |     |    |                               | SIGN | IALS                                            | SIG | NALS                                         |                                              |                                           |            |
|    |     |     | <b>E SIGN</b><br>B <sub>20</sub> ) (6-l |     |        | LOAD SIGNALS<br>(B <sub>19</sub> -B <sub>14</sub> ) (6-bits) |   |   |     |    | (B <sub>13</sub> -B<br>(2-bit | ,    | (B <sub>11</sub> -B <sub>10</sub> )<br>(2-bits) |     | B <sub>09</sub> -B <sub>07</sub><br>(3-bits) | B <sub>06</sub> -B <sub>05</sub><br>(2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |            |
| PC | ALU | REG | MEM                                     | IMM | TARGET | PC                                                           | Α | В | MAR | IR | Z                             | MEM  | REG                                             |     |                                              | FUNC                                         | REGSEL                                    | Next State |
|    |     |     |                                         |     |        |                                                              |   |   |     |    |                               |      |                                                 |     |                                              |                                              |                                           |            |

• ROM is initialized at address 0

## **ALU Function Codes**

| • | ADD                   | 000 |
|---|-----------------------|-----|
| • | A + 1                 | 001 |
| • | A – B                 | 010 |
| • | MULTIPLY              | 011 |
| • | SHIFT LEFT (LOGICAL)  | 100 |
| • | SHIFT RIGHT (LOGICAL) | 101 |
| • | AND                   | 110 |
| • | OR                    | 111 |

## **ISA Description**

## **Instruction Types**

## • R-Type

|   | B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>11</sub> (5-bits) | B <sub>10</sub> -B <sub>0</sub> (11-bits) |
|---|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
| ſ |                                           |                                           |                                           |                                           |                                           |
|   | OPCODE                                    | \$R <sub>b</sub>                          | \$R <sub>c</sub>                          | \$R <sub>d</sub>                          | Unused                                    |

## • <u>I-Type</u>

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>0</sub> (16-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |
| OPCODE                                    | \$R <sub>b</sub>                          | \$R <sub>c</sub>                          | Immediate                                 |

## • <u>J-Type</u>

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>0</sub> (26-bits) |
|-------------------------------------------|-------------------------------------------|
|                                           |                                           |
| OPCODE                                    | Target Address                            |

# **Instructions**

## **FETCH** (Not callable by the programmer)

#### • FETCH

#### **Micro-Instructions**

○ FETCH-1  $MAR \leftarrow $PC$   $A \leftarrow $PC$ 

DrPC

LdMAR

LdA

○ FETCH-2 \$PC ← \$PC + 1

DrALU

LdPC

■ func 001

○ FETCH-3  $IR \leftarrow MEM[MAR]$ 

DrMEM

LdIR

| FETCH         |                      |    |     |                     |                        |       |        |                                              |    |      |       |         |    | WRIT                | ΓΕ                                  | RES      | ET                                  |                                     |                                     |            |
|---------------|----------------------|----|-----|---------------------|------------------------|-------|--------|----------------------------------------------|----|------|-------|---------|----|---------------------|-------------------------------------|----------|-------------------------------------|-------------------------------------|-------------------------------------|------------|
|               |                      |    |     |                     |                        |       |        |                                              |    |      |       |         |    | SIGN                | ALS                                 | SIGN     | ALS                                 |                                     |                                     |            |
|               |                      |    | ı   | DRIVI               | E SIGN                 | IALS  |        |                                              | LO | AD S | SIGNA | ۱LS     |    | (B <sub>13</sub> -B | $(B_{13}-B_{12})$ $(B_{11}-B_{10})$ |          | (B <sub>09</sub> -B <sub>07</sub> ) | (B <sub>06</sub> -B <sub>05</sub> ) | (B <sub>04</sub> -B <sub>00</sub> ) |            |
|               |                      |    |     | (B <sub>25</sub> -E | 3 <sub>20</sub> ) (6-k | oits) |        | (B <sub>19</sub> -B <sub>14</sub> ) (6-bits) |    |      |       | (2-bits | 5) | (2-bi               | ts)                                 | (3-bits) | (2-bits)                            | (5-bits)                            |                                     |            |
| curr<br>state | addr                 | PC | ALU | REG                 | MEM                    | IMM   | TARGET | PC                                           | А  | В    | MAR   | IR      | Z  | MEM                 | REG                                 | IR       | Z                                   | FUNC                                | REGSEL                              | Next State |
| FETCH-        | 0000<br>0000<br>0000 | 1  | 0   | 0                   | 0                      | 0     | 0      | 0                                            | 1  | 0    | 1     | 0       | 0  | 0                   | 0                                   | 0        | 0                                   | 000                                 | 00                                  | 0 0001     |
| FETCH-        | 0000<br>0000<br>0001 | 0  | 1   | 0                   | 0                      | 0     | 0      | 1                                            | 0  | 0    | 0     | 0       | 0  | 0                   | 0                                   | 0        | 0                                   | 001                                 | 00                                  | 0 0010     |
| FETCH-        | 0000<br>0000<br>0010 | 0  | 0   | 0                   | 1                      | 0     | 0      | 0                                            | 0  | 0    | 0     | 1       | 0  | 0                   | 0                                   | 0        | 0                                   | 000                                 | 00                                  | 0 0000     |

| curr<br>state | addr | HEX INSTRUCTION |
|---------------|------|-----------------|
| FETCH-        | 0x   |                 |
| 1             | 000  | 0x2050001       |
| FETCH-        | 0x   |                 |
| 2             | 001  | 0x1080082       |
| FETCH-        | 0x   |                 |
| 3             | 002  | 0x0408000       |

## **Arithmetic** (Arithmetic operations do not detect or handle overflows)

#### ADD

- $\circ$  add  $\$R_d$ ,  $\$R_b$ ,  $\$R_c$
- $R_d \leftarrow R_b + R_c$
- o Opcode: 00 0001
- o R-Type

## **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>11</sub> (5-bits) | B <sub>10</sub> -B <sub>0</sub> (11-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |                                           |
| 00 0001                                   | \$R <sub>b</sub>                          | \$R <sub>c</sub>                          | \$R <sub>d</sub>                          | XXX XXXX XXXX                             |

- Add-1  $A \leftarrow \$R_b$ 
  - DrREG
  - LdA
  - REGSEL 00
- Add-2  $B \leftarrow \$R_c$ 
  - DrREG
  - LdB
  - REGSEL 01
- Add-3  $R_d \leftarrow A + B$ 
  - DrALU
  - WrREG
  - REGSEL 10
  - func 000
- o Add-4 Reset IR
  - ResIR

| ADD   |                      | DRIVE SIGNALS (B <sub>25</sub> -B <sub>20</sub> ) (6-bits) |     |     |     |     |        | LOAD SIGNALS (B19-B14) (6-bits) |   |   |     |    |   | SIGN<br>(B <sub>13</sub> -B | WRITE         RESE           SIGNALS         SIGNA           (B <sub>13</sub> -B <sub>12</sub> )         (B <sub>11</sub> -B <sub>1</sub> )           (2-bits)         (2-bits) |    | <b>IALS</b><br>-B <sub>10</sub> ) | B <sub>09</sub> -B <sub>07</sub> (3-bits) | B <sub>06</sub> -B <sub>05</sub> (2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |
|-------|----------------------|------------------------------------------------------------|-----|-----|-----|-----|--------|---------------------------------|---|---|-----|----|---|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
| curr  |                      |                                                            |     |     |     |     |        |                                 |   |   |     |    |   |                             |                                                                                                                                                                                 |    |                                   |                                           |                                           | Next                                      |
| state | addr                 | PC                                                         | ALU | REG | MEM | IMM | TARGET | PC                              | Α | В | MAR | IR | Z | MEM                         | REG                                                                                                                                                                             | IR | Z                                 | FUNC                                      | REGSEL                                    | State                                     |
| ADD-1 | 0000<br>0100<br>0000 | 0                                                          | 0   | 1   | 0   | 0   | 0      | 0                               | 1 | 0 | 0   | 0  | 0 | 0                           | 0                                                                                                                                                                               | 0  | 0                                 | 000                                       | 00                                        | 0 0001                                    |
| ADD-2 | 0000<br>0100<br>0001 | 0                                                          | 0   | 1   | 0   | 0   | 0      | 0                               | 0 | 1 | 0   | 0  | 0 | 0                           | 0                                                                                                                                                                               | 0  | 0                                 | 000                                       | 01                                        | 0 0010                                    |
| ADD-3 | 0000<br>0100<br>0010 | 0                                                          | 1   | 0   | 0   | 0   | 0      | 0                               | 0 | 0 | 0   | 0  | 0 | 0                           | 1                                                                                                                                                                               | 0  | 0                                 | 000                                       | 10                                        | 0 0011                                    |
| ADD-4 | 0000<br>0100<br>0011 | 0                                                          | 0   | 0   | 0   | 0   | 0      | 0                               | 0 | 0 | 0   | 0  | 0 | 0                           | 0                                                                                                                                                                               | 1  | 0                                 | 000                                       | 00                                        | 0 0000                                    |

| curr<br>state | addr | HEX INSTRUCTION |
|---------------|------|-----------------|
|               | 0x   | 0.0840001       |
| ADD-1         | 040  | 0x0840001       |
|               | 0x   | 0.0020022       |
| ADD-2         | 041  | 0x0820022       |
|               | 0x   | 0.4004043       |
| ADD-3         | 042  | 0x1001043       |
|               | 0x   |                 |
| ADD-4         | 043  | 0x0000800       |

#### ADDi

- o addi \$R<sub>d</sub>, \$R<sub>b</sub>, immediate
- $\circ$  \$ R<sub>d</sub>  $\leftarrow$  \$ R<sub>b</sub> + immediate
- o Opcode: 00 0010
- o I-Type

## **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>0</sub> (16-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |
| 00 0010                                   | \$R <sub>b</sub>                          | \$R <sub>d</sub>                          | Immediate                                 |

- Addi-1  $A \leftarrow \$R_b$ 
  - DrREG
  - LdA
  - REGSEL 00
- Addi-2  $B \leftarrow immediate$ 
  - DrIMM
  - LdB
- Addi-3  $R_d \leftarrow A + B$ 
  - DrALU
  - WrREG
  - REGSEL 01
  - func 000
- o Addi-4 Reset IR
  - ResIR

| Addi   |                      |               |     |                          |                        |       |        |    | WRITE<br>SIGNALS |                 |           |                     | RES<br>SIGN |         |     |                                  |                                  |                                  |          |          |
|--------|----------------------|---------------|-----|--------------------------|------------------------|-------|--------|----|------------------|-----------------|-----------|---------------------|-------------|---------|-----|----------------------------------|----------------------------------|----------------------------------|----------|----------|
|        |                      | DRIVE SIGNALS |     |                          |                        |       |        |    | SIGNA            |                 |           | (B <sub>13</sub> -B |             |         |     | B <sub>09</sub> -B <sub>07</sub> | B <sub>06</sub> -B <sub>05</sub> | B <sub>04</sub> -B <sub>00</sub> |          |          |
|        |                      |               |     | $(B_{25}-E_{25}-E_{25})$ | 3 <sub>20</sub> ) (6-k | oits) |        |    | (B₁              | .9 <b>-B</b> 14 | ₄) (6-bit | is)                 |             | (2-bits | 5)  | (2-b                             | oits)                            | (3-bits)                         | (2-bits) | (5-bits) |
| curr   |                      |               |     |                          |                        |       |        |    |                  |                 |           |                     |             |         |     |                                  |                                  |                                  |          | Next     |
| state  | addr                 | PC            | ALU | REG                      | MEM                    | IMM   | TARGET | PC | Α                | В               | MAR       | IR                  | Z           | MEM     | REG | IR                               | Z                                | FUNC                             | REGSEL   | State    |
|        | 0000<br>1000         |               |     |                          |                        |       |        |    |                  |                 |           |                     |             |         |     |                                  |                                  |                                  |          |          |
| ADDi-1 | 0000                 | 0             | 0   | 1                        | 0                      | 0     | 0      | 0  | 1                | 0               | 0         | 0                   | 0           | 0       | 0   | 0                                | 0                                | 000                              | 00       | 0 0001   |
| ADDi-2 | 0000<br>1000<br>0001 | 0             | 0   | 0                        | 0                      | 1     | 0      | 0  | 0                | 1               | 0         | 0                   | 0           | 0       | 0   | 0                                | 0                                | 000                              | 00       | 0 0010   |
| ADDi-3 | 0000<br>1000<br>0010 | 0             | 1   | 0                        | 0                      | 0     | 0      | 0  | 0                | 0               | 0         | 0                   | 0           | 0       | 1   | 0                                | 0                                | 000                              | 01       | 0 0011   |
|        | 0000<br>1000         | 0             | 0   | 0                        | 0                      | 0     | 0      | 0  | _                | 0               | 0         | 0                   | 0           | 0       | 0   | 1                                | 0                                | 000                              | 00       | 0.0000   |
| ADDi-4 | 0011                 | 0             | 0   | 0                        | U                      | 0     | 0      | 0  | 0                | 0               | 0         | 0                   | 0           | 0       | U   | 1                                | 0                                | 000                              | 00       | 0 0000   |

| curr<br>state | addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| ADDi-1        | 0x<br>080 | 0x0840001       |
| ADDi-2        | 0x<br>081 | 0x0220022       |
| ADDi-3        | 0x<br>082 | 0x1001023       |
| ADDi-4        | 0x<br>083 | 0x0000800       |

#### MULTIPLY

o mul \$R<sub>d</sub>, \$R<sub>b</sub>, \$R<sub>c</sub>

 $\circ$  \$ R<sub>d</sub>  $\leftarrow$  \$ R<sub>b</sub> \* \$R<sub>c</sub>

o Opcode: 00 0011

R-Type

## **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>11</sub> (5-bits) | B <sub>10</sub> -B <sub>0</sub> (11-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |                                           |
| 00 0011                                   | \$R <sub>b</sub>                          | \$R <sub>c</sub>                          | \$R <sub>d</sub>                          | xxx xxxx xxxx                             |

#### **Micro-Instructions**

○ MUL-1  $A \leftarrow \$R_b$ 

- DrREG
- LdA
- REGSEL 00

○ MUL-2  $B \leftarrow \$R_c$ 

- DrREG
- LdB
- REGSEL 01

○ MUL-3  $R_d \leftarrow A * B$ 

- DrALU
- WrREG
- REGSEL 10
- func 011

O MUL-4 Reset IR

| MUL   |                      | DRIVE SIGNALS (B <sub>25</sub> -B <sub>20</sub> ) (6-bits) |     |     |     |     |        | LOAD SIGNALS |   |   |     | WRITE         RESET           SIGNALS         SIGNALS           (B <sub>13</sub> -B <sub>12</sub> )         (B <sub>11</sub> -B <sub>10</sub> )           (2-bits)         (2-bits) |   | B <sub>09</sub> -B <sub>07</sub> (3-bits) | B <sub>06</sub> -B <sub>05</sub> (2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |   |      |        |        |
|-------|----------------------|------------------------------------------------------------|-----|-----|-----|-----|--------|--------------|---|---|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------------------|-------------------------------------------|-------------------------------------------|---|------|--------|--------|
| curr  |                      |                                                            |     |     |     |     |        |              |   |   |     |                                                                                                                                                                                     |   |                                           |                                           |                                           |   |      |        | Next   |
| state | addr                 | PC                                                         | ALU | REG | MEM | IMM | TARGET | PC           | Α | В | MAR | IR                                                                                                                                                                                  | Z | MEM                                       | REG                                       | IR                                        | Z | FUNC | REGSEL | State  |
| MUL-1 | 0000<br>1100<br>0000 | 0                                                          | 0   | 1   | 0   | 0   | 0      | 0            | 1 | 0 | 0   | 0                                                                                                                                                                                   | 0 | 0                                         | 0                                         | 0                                         | 0 | 000  | 00     | 0 0001 |
| MUL-2 | 0000<br>1100<br>0001 | 0                                                          | 0   | 1   | 0   | 0   | 0      | 0            | 0 | 1 | 0   | 0                                                                                                                                                                                   | 0 | 0                                         | 0                                         | 0                                         | 0 | 000  | 01     | 0 0010 |
| MUL-3 | 0000<br>1100<br>0010 | 0                                                          | 1   | 0   | 0   | 0   | 0      | 0            | 0 | 0 | 0   | 0                                                                                                                                                                                   | 0 | 0                                         | 1                                         | 0                                         | 0 | 011  | 10     | 0 0011 |
| MUL-4 | 0000<br>1100<br>0011 | 0                                                          | 0   | 0   | 0   | 0   | 0      | 0            | 0 | 0 | 0   | 0                                                                                                                                                                                   | 0 | 0                                         | 0                                         | 1                                         | 0 | 000  | 00     | 0 0000 |

| curr<br>state | addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| MUL-1         | 0x<br>0c0 | 0x0840001       |
| MUL-2         | 0x<br>0c1 | 0x0820022       |
| MUL-3         | 0x<br>0c2 | 0x10011c3       |
| MUL-4         | 0x<br>0c3 | 0x0000800       |

#### • SHIFT LEFT (Logical)

o sll \$R<sub>d</sub>, \$R<sub>b</sub>, Shift Amount

$$\circ$$
 \$ R<sub>d</sub>  $\leftarrow$  \$ R<sub>b</sub> \* 2<sup>Shift Amount</sup>

o Opcode: 00 0100

o I-Type

#### **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>0</sub> (16-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |
| 00 0100                                   | \$R <sub>b</sub>                          | \$R <sub>d</sub>                          | Shift Amount                              |

#### **Micro-Instructions**

○ SLL-1  $A \leftarrow \$R_b$ 

- DrREG
- LdA
- REGSEL 00

○ SLL-2  $B \leftarrow Shift Amount$ 

- DrIMM
- LdB

○ SLL-3  $R_d \leftarrow A$  shift left by B

- DrALU
- WrREG
- REGSEL 01
- func 100

O SLL-4 Reset IR

| SLL   |                      |                                                            |     |                     |           |              |        |    |                 |                 |                                     |     |   | WRIT<br>SIGN                     |                                  | RESET<br>SIGNALS                 |       |          |          |          |
|-------|----------------------|------------------------------------------------------------|-----|---------------------|-----------|--------------|--------|----|-----------------|-----------------|-------------------------------------|-----|---|----------------------------------|----------------------------------|----------------------------------|-------|----------|----------|----------|
|       |                      | DRIVE SIGNALS (B <sub>25</sub> -B <sub>20</sub> ) (6-bits) |     |                     |           | LOAD SIGNALS |        |    |                 | '               | (B <sub>11</sub> -B <sub>10</sub> ) |     | - | B <sub>09</sub> -B <sub>07</sub> | B <sub>06</sub> -B <sub>05</sub> | B <sub>04</sub> -B <sub>00</sub> |       |          |          |          |
|       |                      |                                                            |     | (B <sub>25</sub> -E | 320) (6-k | oits)        |        |    | (B <sub>1</sub> | .9 <b>-B</b> 14 | 4) (6-bit                           | ts) |   | (2-bits                          | 5)                               | (2-k                             | oits) | (3-bits) | (2-bits) | (5-bits) |
| curr  |                      |                                                            |     |                     |           |              |        |    |                 |                 |                                     |     |   |                                  |                                  |                                  |       |          |          | Next     |
| state | addr                 | PC                                                         | ALU | REG                 | MEM       | IMM          | TARGET | PC | Α               | В               | MAR                                 | IR  | Z | MEM                              | REG                              | IR                               | Z     | FUNC     | REGSEL   | State    |
|       | 0001<br>0000         |                                                            |     |                     |           |              |        |    |                 |                 |                                     |     |   |                                  |                                  |                                  |       |          |          |          |
| SLL-1 | 0000                 | 0                                                          | 0   | 1                   | 0         | 0            | 0      | 0  | 1               | 0               | 0                                   | 0   | 0 | 0                                | 0                                | 0                                | 0     | 000      | 00       | 0 0001   |
| SLL-2 | 0001<br>0000<br>0001 | 0                                                          | 0   | 0                   | 0         | 1            | 0      | 0  | 0               | 1               | 0                                   | 0   | 0 | 0                                | 0                                | 0                                | 0     | 000      | 00       | 0 0010   |
| SLL-3 | 0001<br>0000<br>0010 | 0                                                          | 1   | 0                   | 0         | 0            | 0      | 0  | 0               | 0               | 0                                   | 0   | 0 | 0                                | 1                                | 0                                | 0     | 100      | 01       | 0 0011   |
| SLL-4 | 0001<br>0000<br>0011 | 0                                                          | 0   | 0                   | 0         | 0            | 0      | 0  | 0               | 0               | 0                                   | 0   | 0 | 0                                | 0                                | 1                                | 0     | 000      | 00       | 0 0000   |

| curr<br>state | addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| SLL-1         | 0x<br>100 | 0x0840001       |
| SLL-2         | 0x<br>101 | 0x0220022       |
| SLL-3         | 0x<br>102 | 0x1001223       |
| SLL-4         | 0x<br>103 | 0x0000800       |

## • SHIFT RIGHT (Logical)

- o srl \$R<sub>d</sub>, \$R<sub>b</sub>, Shift Amount
- $\circ$  \$ R<sub>d</sub>  $\leftarrow$  \$ R<sub>b</sub> \* 2<sup>-Shift Amount</sup>
- o Opcode: 00 0101
- o I-Type

#### **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>0</sub> (16-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |
| 00 0101                                   | \$R <sub>b</sub>                          | \$R <sub>d</sub>                          | Shift Amount                              |

- SRL-1  $A \leftarrow \$R_b$ 
  - DrREG
  - LdA
  - REGSEL 00
- SRL-2 B ← Shift Amount
  - DrIMM
  - LdB
- SRL-3  $R_d \leftarrow A$  shift right by B
  - DrALU
  - WrREG
  - REGSEL 01
  - func 101
- o SRL-4 Reset IR
  - ResIR

| SRL   |                      |    |               |                     |                        |       |        |    |     |                    |           |     |                     | WRIT<br>SIGN |     | RESET<br>SIGNALS |                                  |                                  |                                  |          |
|-------|----------------------|----|---------------|---------------------|------------------------|-------|--------|----|-----|--------------------|-----------|-----|---------------------|--------------|-----|------------------|----------------------------------|----------------------------------|----------------------------------|----------|
|       |                      |    | DRIVE SIGNALS |                     |                        |       |        |    |     | SIGNA              |           |     | (B <sub>13</sub> -B | , , , ,      |     | -                | B <sub>09</sub> -B <sub>07</sub> | B <sub>06</sub> -B <sub>05</sub> | B <sub>04</sub> -B <sub>00</sub> |          |
|       |                      |    |               | (B <sub>25</sub> -E | 3 <sub>20</sub> ) (6-k | oits) |        |    | (B₁ | .9-B <sub>14</sub> | 1) (6-bit | ts) |                     | (2-bits      | 5)  | (2-b             | oits)                            | (3-bits)                         | (2-bits)                         | (5-bits) |
| curr  |                      |    |               |                     |                        |       |        |    |     |                    |           |     |                     |              |     |                  |                                  |                                  |                                  | Next     |
| state | addr                 | PC | ALU           | REG                 | MEM                    | IMM   | TARGET | PC | Α   | В                  | MAR       | IR  | Z                   | MEM          | REG | IR               | Z                                | FUNC                             | REGSEL                           | State    |
|       | 0001<br>0100         |    |               |                     |                        |       |        |    |     |                    |           |     |                     |              |     |                  |                                  |                                  |                                  |          |
| SLL-1 | 0000                 | 0  | 0             | 1                   | 0                      | 0     | 0      | 0  | 1   | 0                  | 0         | 0   | 0                   | 0            | 0   | 0                | 0                                | 000                              | 00                               | 0 0001   |
| SLL-2 | 0001<br>0100<br>0001 | 0  | 0             | 0                   | 0                      | 1     | 0      | 0  | 0   | 1                  | 0         | 0   | 0                   | 0            | 0   | 0                | 0                                | 000                              | 00                               | 0 0010   |
| SLL-3 | 0001<br>0100<br>0010 | 0  | 1             | 0                   | 0                      | 0     | 0      | 0  | 0   | 0                  | 0         | 0   | 0                   | 0            | 1   | 0                | 0                                | 101                              | 01                               | 0 0011   |
| SLL-4 | 0001<br>0100<br>0111 | 0  | 0             | 0                   | 0                      | 0     | 0      | 0  | 0   | 0                  | 0         | 0   | 0                   | 0            | 0   | 1                | 0                                | 000                              | 00                               | 0 0000   |

| curr<br>state | addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| SRL-1         | 0x<br>140 | 0x0840001       |
| SRL-2         | 0x<br>141 | 0x0220022       |
| SRL-3         | 0x<br>142 | 0x10012a3       |
| SRL-4         | 0x<br>143 | 0x0000800       |

# **Logic**

## • AND

- $\circ$  and  $\$R_d$ ,  $\$R_b$ ,  $\$R_c$
- $\circ$  \$ R<sub>d</sub>  $\leftarrow$  \$ R<sub>b</sub> and \$ R<sub>c</sub>
- o Opcode: 00 0110
- o R-Type

## **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>11</sub> (5-bits) | B <sub>10</sub> -B <sub>0</sub> (11-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |                                           |
| 00 0110                                   | \$R <sub>b</sub>                          | \$R <sub>c</sub>                          | \$R <sub>d</sub>                          | xxx xxxx xxxx                             |

- AND-1  $A \leftarrow R_b$ 
  - DrREG
  - LdA
  - REGSEL 00
- AND-2  $B \leftarrow R_c$ 
  - DrREG
  - LdB
  - REGSEL 01
- AND-3  $R_d \leftarrow A$  and B
  - DrALU
  - WrREG
  - func 110REGSEL 10
- o AND-4 Reset IR
  - ResIR

| AND           |                      |    |                                                               |     |     |     |        |                                                              |   |   |     |    |                                                                                         | WRIT<br>SIGN |     | RES<br>SIGN                                  |                                              |                                           |        |               |
|---------------|----------------------|----|---------------------------------------------------------------|-----|-----|-----|--------|--------------------------------------------------------------|---|---|-----|----|-----------------------------------------------------------------------------------------|--------------|-----|----------------------------------------------|----------------------------------------------|-------------------------------------------|--------|---------------|
|               |                      |    | DRIVE SIGNALS<br>(B <sub>25</sub> -B <sub>20</sub> ) (6-bits) |     |     |     |        | LOAD SIGNALS<br>(B <sub>19</sub> -B <sub>14</sub> ) (6-bits) |   |   |     |    | (B <sub>13</sub> -B <sub>12</sub> ) (B <sub>11</sub> -B <sub>1</sub><br>(2-bits) (2-bit |              | -   | B <sub>09</sub> -B <sub>07</sub><br>(3-bits) | B <sub>06</sub> -B <sub>05</sub><br>(2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |        |               |
| curr<br>state | addr                 | PC | ALU                                                           | REG | MEM | IMM | TARGET | PC                                                           | Α | В | MAR | IR | Z                                                                                       | MEM          | REG | IR                                           | Z                                            | FUNC                                      | REGSEL | Next<br>State |
| AND-1         | 0001<br>1000<br>0000 | 0  | 0                                                             | 1   | 0   | 0   | 0      | 0                                                            | 1 | 0 | 0   | 0  | 0                                                                                       | 0            | 0   | 0                                            | 0                                            | 000                                       | 00     | 0 0001        |
| AND-2         | 0001<br>1000<br>0001 | 0  | 0                                                             | 1   | 0   | 0   | 0      | 0                                                            | 0 | 1 | 0   | 0  | 0                                                                                       | 0            | 0   | 0                                            | 0                                            | 000                                       | 01     | 0 0010        |
| AND-3         | 0001<br>1000<br>0010 | 0  | 1                                                             | 0   | 0   | 0   | 0      | 0                                                            | 0 | 0 | 0   | 0  | 0                                                                                       | 0            | 1   | 0                                            | 0                                            | 110                                       | 10     | 0 0011        |
| AND-4         | 0001<br>1000<br>0011 | 0  | 0                                                             | 0   | 0   | 0   | 0      | 0                                                            | 0 | 0 | 0   | 0  | 0                                                                                       | 0            | 0   | 1                                            | 0                                            | 000                                       | 00     | 0 0000        |

| curr<br>state | Addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| AND-1         | 0x<br>180 | 0x0840001       |
| AND-2         | 0x<br>181 | 0x0820022       |
| AND-3         | 0x<br>182 | 0x1001343       |
| AND-4         | 0x<br>183 | 0x0000800       |

## • OR

- $\circ$  or  $\$R_d$ ,  $\$R_b$ ,  $\$R_c$
- $R_d \leftarrow R_b \text{ or } R_c$
- o Opcode: 00 0111
- o R-Type

## **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> ( | 5-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>11</sub> (5-bits) | B <sub>10</sub> -B <sub>0</sub> (11-bits) |
|------------------------------------|---------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                    |         |                                           |                                           |                                           |                                           |
| 00 01                              | 11      | \$R <sub>b</sub>                          | \$R <sub>c</sub>                          | \$R <sub>d</sub>                          | xxx xxxx xxxx                             |

- $\circ$  OR-1 A  $\leftarrow$  R<sub>b</sub>
  - DrREG
  - LdA
  - REGSEL 00
- OR-2  $B \leftarrow R_c$ 
  - DrREG
  - LdB
  - REGSEL 01
- $\circ$  OR-3  $R_d \leftarrow A \text{ or } B$ 
  - DrALU
    - WrREG
    - func 111REGSEL 10
- O OR-4 Reset IR
  - ResIR

| OR            |                      |    |                                                            |     |     |     |        |                                                              |   |   |     |    |                                                                                           | WRIT<br>SIGN |     | RES<br>SIGN                               |                                           |                                           |        |               |
|---------------|----------------------|----|------------------------------------------------------------|-----|-----|-----|--------|--------------------------------------------------------------|---|---|-----|----|-------------------------------------------------------------------------------------------|--------------|-----|-------------------------------------------|-------------------------------------------|-------------------------------------------|--------|---------------|
|               |                      |    | DRIVE SIGNALS (B <sub>25</sub> -B <sub>20</sub> ) (6-bits) |     |     |     |        | LOAD SIGNALS<br>(B <sub>19</sub> -B <sub>14</sub> ) (6-bits) |   |   |     |    | (B <sub>13</sub> -B <sub>12</sub> ) (B <sub>11</sub> -B <sub>10</sub><br>(2-bits) (2-bits |              | -   | B <sub>09</sub> -B <sub>07</sub> (3-bits) | B <sub>06</sub> -B <sub>05</sub> (2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |        |               |
| curr<br>state | addr                 | PC | ALU                                                        | REG | MEM | IMM | TARGET | PC                                                           | Α | В | MAR | IR | Z                                                                                         | MEM          | REG | IR                                        | Z                                         | FUNC                                      | REGSEL | Next<br>State |
| OR-1          | 0001<br>1100<br>0000 | 0  | 0                                                          | 1   | 0   | 0   | 0      | 0                                                            | 1 | 0 | 0   | 0  | 0                                                                                         | 0            | 0   | 0                                         | 0                                         | 000                                       | 00     | 0 0001        |
| OR-2          | 0001<br>1100<br>0001 | 0  | 0                                                          | 1   | 0   | 0   | 0      | 0                                                            | 0 | 1 | 0   | 0  | 0                                                                                         | 0            | 0   | 0                                         | 0                                         | 000                                       | 01     | 0 0010        |
| OR-3          | 0001<br>1100<br>0010 | 0  | 1                                                          | 0   | 0   | 0   | 0      | 0                                                            | 0 | 0 | 0   | 0  | 0                                                                                         | 0            | 1   | 0                                         | 0                                         | 111                                       | 10     | 0 0011        |
| OR-4          | 0001<br>1100<br>0011 | 0  | 0                                                          | 0   | 0   | 0   | 0      | 0                                                            | 0 | 0 | 0   | 0  | 0                                                                                         | 0            | 0   | 1                                         | 0                                         | 000                                       | 00     | 0 0000        |

| curr<br>state | Addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| OR-1          | 0x<br>1c0 | 0x0840001       |
| OR-2          | 0x<br>1c1 | 0x0820022       |
| OR-3          | 0x<br>1c2 | 0x10013c3       |
| OR-4          | 0x<br>1c3 | 0x0000800       |

## **Load/Store**

## Load Word

○ lw \$R<sub>d</sub>, Offset(\$R<sub>b</sub>)

○  $R_d \leftarrow MEM[R_b + Offset]$ 

o Opcode: 00 1000

o I-Type

## **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>0</sub> (16-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |
| 00 1000                                   | \$R <sub>b</sub>                          | \$R <sub>d</sub>                          | Offset                                    |

#### **Micro-Instructions**

○ LW-1  $A \leftarrow R_b$ 

DrREG

LdA

■ REGSEL 00

∪ LW-2
 B ← Offset

DrIMM

LdB

○ LW-3  $MAR \leftarrow A + B$ 

DrALU

LdMAR

■ func 000

○ LW-4  $R_d \leftarrow MEM[MAR]$ 

DrMEM

WrREG

■ REGSEL 01

o LW-5

Reset IR

| LW            |                      |    | DRIVE SIGNALS (B <sub>25</sub> -B <sub>20</sub> ) (6-bits) |     |     |     |        | LOAD SIGNALS (B <sub>19</sub> -B <sub>14</sub> ) (6-bits) |   |   |     |    | <b>SIGNALS</b> (B <sub>13</sub> -B <sub>12</sub> ) (B |     | <b>SIGN</b><br>(B <sub>11</sub> - | RESET<br>SIGNALS<br>(B <sub>11</sub> -B <sub>10</sub> )<br>(2-bits) |   | B <sub>06</sub> -B <sub>05</sub> (2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |               |
|---------------|----------------------|----|------------------------------------------------------------|-----|-----|-----|--------|-----------------------------------------------------------|---|---|-----|----|-------------------------------------------------------|-----|-----------------------------------|---------------------------------------------------------------------|---|-------------------------------------------|-------------------------------------------|---------------|
| curr<br>state | addr                 | PC | ALU                                                        | REG | MEM | IMM | TARGET | PC                                                        | Α | В | MAR | IR | Z                                                     | MEM | REG                               | IR                                                                  | Z | FUNC                                      | REGSEL                                    | Next<br>State |
| LW-1          | 0010<br>0000<br>0000 | 0  | 0                                                          | 1   | 0   | 0   | 0      | 0                                                         | 1 | 0 | 0   | 0  | 0                                                     | 0   | 0                                 | 0                                                                   | 0 | 000                                       | 00                                        | 0 0001        |
| LW-2          | 0010<br>0000<br>0001 | 0  | 0                                                          | 0   | 0   | 1   | 0      | 0                                                         | 0 | 1 | 0   | 0  | 0                                                     | 0   | 0                                 | 0                                                                   | 0 | 000                                       | 00                                        | 0 0010        |
| LW-3          | 0010<br>0000<br>0010 | 0  | 1                                                          | 0   | 0   | 0   | 0      | 0                                                         | 0 | 0 | 1   | 0  | 0                                                     | 0   | 0                                 | 0                                                                   | 0 | 000                                       | 00                                        | 0 0011        |
| LW-4          | 0010<br>0000<br>0011 | 0  | 0                                                          | 0   | 1   | 0   | 0      | 0                                                         | 0 | 0 | 0   | 0  | 0                                                     | 0   | 1                                 | 0                                                                   | 0 | 000                                       | 01                                        | 0 0100        |
| LW-5          | 0010<br>0000<br>0100 | 0  | 0                                                          | 0   | 0   | 0   | 0      | 0                                                         | 0 | 0 | 0   | 0  | 0                                                     | 0   | 0                                 | 1                                                                   | 0 | 000                                       | 00                                        | 0 0000        |

| curr<br>state | Addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| LW-1          | 0x<br>200 | 0x0840001       |
| LW-2          | 0x<br>201 | 0x0220002       |
| LW-3          | 0x<br>202 | 0x1010003       |
| LW-4          | 0x<br>203 | 0x0401024       |
| LW-5          | 0x<br>204 | 0x0000800       |

#### • Store Word

○ lw \$R<sub>d</sub>, Offset(\$R<sub>b</sub>)

○  $R_d \leftarrow MEM[R_b + Offset]$ 

o Opcode: 00 1000

o I-Type

#### **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>0</sub> (16-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |
| 00 1000                                   | \$R <sub>b</sub>                          | \$R <sub>d</sub>                          | Offset                                    |

#### **Micro-Instructions**

 $\circ$  SW-1 A  $\leftarrow$  R<sub>b</sub>

DrREG

■ LdA

■ REGSEL 00

○ SW-2  $B \leftarrow Offset$ 

DrIMM

LdB

○ SW-3  $MAR \leftarrow A + B$ 

DrALU

LdMAR

■ func 000

○ SW-4  $MEM[MAR] \leftarrow R_d$ 

DrREG

WrMEM

■ REGSEL 01

o SW-5 Reset IR

| SW    |                      | DRIVE SIGNALS (B <sub>25</sub> -B <sub>20</sub> ) (6-bits) |     |        |     |     | LOAD SIGNALS (B <sub>19</sub> -B <sub>14</sub> ) (6-bits) |    |     |        |          |    | WRITE         RESET           SIGNALS         SIGNALS           (B13-B12)         (B11-B10)           (2-bits)         (2-bits) |        | <b>IALS</b><br>-B <sub>10</sub> ) | B <sub>09</sub> -B <sub>07</sub> (3-bits) | B <sub>06</sub> -B <sub>05</sub><br>(2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |          |        |
|-------|----------------------|------------------------------------------------------------|-----|--------|-----|-----|-----------------------------------------------------------|----|-----|--------|----------|----|---------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------|-------------------------------------------|----------------------------------------------|-------------------------------------------|----------|--------|
| curr  |                      |                                                            |     | (023 1 | 1   |     |                                                           |    | (6) | .9 012 | 1) (0 51 |    |                                                                                                                                 | (2 010 | ,,                                | (2 )                                      | ,,,,                                         | (3-0113)                                  | (2-0113) | Next   |
| state | addr                 | PC                                                         | ALU | REG    | MEM | IMM | TARGET                                                    | PC | Α   | В      | MAR      | IR | Z                                                                                                                               | MEM    | REG                               | IR                                        | Z                                            | FUNC                                      | REGSEL   | State  |
| SW-1  | 0010<br>0100<br>0000 | 0                                                          | 0   | 1      | 0   | 0   | 0                                                         | 0  | 1   | 0      | 0        | 0  | 0                                                                                                                               | 0      | 0                                 | 0                                         | 0                                            | 000                                       | 00       | 0 0001 |
| SW-2  | 0010<br>0100<br>0001 | 0                                                          | 0   | 0      | 0   | 1   | 0                                                         | 0  | 0   | 1      | 0        | 0  | 0                                                                                                                               | 0      | 0                                 | 0                                         | 0                                            | 000                                       | 00       | 0 0010 |
| SW-3  | 0010<br>0100<br>0010 | 0                                                          | 1   | 0      | 0   | 0   | 0                                                         | 0  | 0   | 0      | 1        | 0  | 0                                                                                                                               | 0      | 0                                 | 0                                         | 0                                            | 000                                       | 00       | 0 0011 |
| SW-4  | 0010<br>0100<br>0011 | 0                                                          | 0   | 1      | 0   | 0   | 0                                                         | 0  | 0   | 0      | 0        | 0  | 0                                                                                                                               | 1      | 0                                 | 0                                         | 0                                            | 000                                       | 01       | 0 0100 |
| SW-5  | 0010<br>0100<br>0100 | 0                                                          | 0   | 0      | 0   | 0   | 0                                                         | 0  | 0   | 0      | 0        | 0  | 0                                                                                                                               | 0      | 0                                 | 1                                         | 0                                            | 000                                       | 00       | 0 0000 |

| curr<br>state | Addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| SW-1          | 0x<br>240 | 0x0840001       |
| SW-2          | 0x<br>241 | 0x0220002       |
| SW-3          | 0x<br>242 | 0x1010003       |
| SW-4          | 0x<br>243 | 0x0802024       |
| SW-5          | 0x<br>244 | 0x0000800       |

## <u>Jumps</u>

## • JUMP

o j Target Address

○ \$PC ← Target Address

o Opcode: 00 1010

J-Type

## **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>0</sub> (26-bits) |
|-------------------------------------------|-------------------------------------------|
|                                           |                                           |
| 00 1010                                   | Target Address                            |

## **Micro-Instructions**

o JUMP-1

PC ← TARGET

DrTARGET

LdPC

o JUMP-2

**Reset IR** 

| JUMP          |                      |    | 1   | DRIV                | E SIGN                 | IALS  |        |    | LO              | AD:             | SIGNA     | <b>NLS</b> |   | WRIT<br>SIGN<br>(B <sub>13</sub> -B | ALS | RES<br>SIGN<br>(B <sub>11</sub> - |      | B <sub>09</sub> -B <sub>07</sub> | B <sub>06</sub> -B <sub>05</sub> | B <sub>04</sub> -B <sub>00</sub> |
|---------------|----------------------|----|-----|---------------------|------------------------|-------|--------|----|-----------------|-----------------|-----------|------------|---|-------------------------------------|-----|-----------------------------------|------|----------------------------------|----------------------------------|----------------------------------|
|               |                      |    |     | (B <sub>25</sub> -E | 3 <sub>20</sub> ) (6-k | oits) |        |    | (B <sub>1</sub> | 19 <b>-B</b> 14 | 4) (6-bit | ts)        |   | (2-bits                             | •   | •                                 | its) | (3-bits)                         | (2-bits)                         | (5-bits)                         |
| curr<br>state | addr                 | PC | ALU | REG                 | MEM                    | IMM   | TARGET | PC | Α               | В               | MAR       | IR         | Z | MEM                                 | REG | IR                                | Z    | FUNC                             | REGSEL                           | Next<br>State                    |
| JUMP-1        | 0010<br>1000<br>0000 | 0  | 0   | 0                   | 0                      | 0     | 1      | 1  | 0               | 0               | 0         | 0          | 0 | 0                                   | 0   | 0                                 | 0    | 000                              | 00                               | 0 0001                           |
| JUMP-2        | 0010<br>1000<br>0001 | 0  | 0   | 0                   | 0                      | 0     | 0      | 0  | 0               | 0               | 0         | 0          | 0 | 0                                   | 0   | 1                                 | 0    | 000                              | 00                               | 0 0000                           |

| curr<br>state | addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| JUMP-<br>1    | 0x<br>280 | 0x0180001       |
| JUMP-<br>2    | 0x<br>281 | 0x0000800       |

## • JUMP REGISTER

o jr \$R<sub>b</sub>

○  $$PC \leftarrow $R_b$ 

o Opcode: 00 1011

o I-Type

## **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>0</sub> (16-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |
| 00 1011                                   | \$R <sub>b</sub>                          | x xxxx                                    | Unused                                    |

#### **Micro-Instructions**

○ JR-1 PC  $\leftarrow \$R_b$ 

DrREG

LdPC

■ REGSEL 00

o JR-2 Reset IR

| JR            |                      |    |     |     | E <b>SIGN</b><br>320) (6-k |     |        |    |   |   | <b>SIGN<i>A</i></b><br>4) (6-bit |    |   | WRIT<br>SIGN<br>(B <sub>13</sub> -B<br>(2-bits | ALS<br>12) | <b>SIGN</b><br>(B <sub>11</sub> | SET<br>NALS<br>-B <sub>10</sub> )<br>pits) | B <sub>09</sub> -B <sub>07</sub> (3-bits) | B <sub>06</sub> -B <sub>05</sub> (2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |
|---------------|----------------------|----|-----|-----|----------------------------|-----|--------|----|---|---|----------------------------------|----|---|------------------------------------------------|------------|---------------------------------|--------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
| curr<br>state | addr                 | PC | ALU | REG | MEM                        | IMM | TARGET | PC | Α | В | MAR                              | IR | Z | MEM                                            | REG        | IR                              | Z                                          | FUNC                                      | REGSEL                                    | Next<br>State                             |
| JUMP-         | 0010<br>1100<br>0000 | 0  | 0   | 1   | 0                          | 0   | 0      | 1  | 0 | 0 | 0                                | 0  | 0 | 0                                              | 0          | 0                               | 0                                          | 000                                       | 00                                        | 0 0001                                    |
| JUMP-<br>2    | 0010<br>1100<br>0001 | 0  | 0   | 0   | 0                          | 0   | 0      | 0  | 0 | 0 | 0                                | 0  | 0 | 0                                              | 0          | 1                               | 0                                          | 000                                       | 00                                        | 0 0000                                    |

| curr<br>state | addr      | HEX INSTRUCTION |
|---------------|-----------|-----------------|
| JUMP-<br>1    | 0x<br>2c0 | 0x0880001       |
| JUMP-         | 0x        | 0x0000800       |
| 2             | 2c1       | 0x0000000       |

#### • JUMP AND LINK

- o jal Target Address
- $\circ \quad \$R_a \leftarrow \$PC + 1$
- \$PC ← Target Address
- o Opcode: 00 1100
- o J-Type

#### **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>0</sub> (26-bits) |
|-------------------------------------------|-------------------------------------------|
|                                           |                                           |
| 00 1100                                   | Target Address                            |

<sup>\*</sup>Note:  $R_a$  is a register alias for  $R_{31}$ . This register is used for storing return addresses

## **Micro-Instructions**

○ JAL-1  $\$R_a \leftarrow PC$ 

- DrPC
- WrREG
- REGSEL 11

Note: \$PC is incremented in the fetch instruction

O JAL-2 \$PC ← Target Address

- DrTARGET
- LdPC

○ JR-3 Reset IR

| JAL   |                      |     | DRIVE SIGNALS (B25-B20) (6-bits) |     |        |         |        |     | LOAD SIGNALS (B <sub>19</sub> -B <sub>14</sub> ) (6-bits) |   |     |    |   |        | WRITE<br>SIGNALS<br>(B <sub>13</sub> -B <sub>12</sub> )<br>(2-bits) |    | RESET SIGNALS (B <sub>11</sub> -B <sub>10</sub> ) (2-bits) |      | B <sub>06</sub> -B <sub>05</sub><br>(2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |
|-------|----------------------|-----|----------------------------------|-----|--------|---------|--------|-----|-----------------------------------------------------------|---|-----|----|---|--------|---------------------------------------------------------------------|----|------------------------------------------------------------|------|----------------------------------------------|-------------------------------------------|
| curr  |                      | 200 |                                  | DEC | . 45.4 | 10.40.4 | TARCET | 200 |                                                           |   |     | 9  | , | . 45.4 | 250                                                                 | 2  | 7                                                          | FUNC | DECCE                                        | Next                                      |
| state | addr                 | PC  | ALU                              | REG | MEM    | IMM     | TARGET | PC  | Α                                                         | В | MAR | IR | Z | MEM    | REG                                                                 | IR | Z                                                          | FUNC | REGSEL                                       | State                                     |
| JAL-1 | 0011<br>0000<br>0000 | 1   | 0                                | 0   | 0      | 0       | 0      | 0   | 0                                                         | 0 | 0   | 0  | 0 | 0      | 1                                                                   | 0  | 0                                                          | 000  | 11                                           | 0 0001                                    |
| JAL-2 | 0011<br>0000<br>0001 | 0   | 0                                | 0   | 0      | 0       | 1      | 1   | 0                                                         | 0 | 0   | 0  | 0 | 0      | 0                                                                   | 0  | 0                                                          | 000  | 00                                           | 0 0010                                    |
| JAL-3 | 0011<br>0000<br>0010 | 0   | 0                                | 0   | 0      | 0       | 0      | 0   | 0                                                         | 0 | 0   | 0  | 0 | 0      | 0                                                                   | 1  | 0                                                          | 000  | 00                                           | 0 0000                                    |

| curr<br>state | addr | HEX INSTRUCTION |
|---------------|------|-----------------|
|               | 0x   | 0.2004.054      |
| JAL-1         | 300  | 0x2001061       |
|               | 0x   | 0.0400000       |
| JAL-2         | 301  | 0x0180002       |
|               | 0x   | 0.000000        |
| JAL-3         | 302  | 0x0000800       |

## **Branch**

## • BRANCH ON EQUAL

- o beq \$R<sub>b</sub>, \$R<sub>c</sub>, Signed Offset
- $\circ \quad \text{If ($R_b == $R_c$)}$ 
  - \$PC ← \$PC + 1 + Signed Offset
- o Opcode: 00 1101
- o I-Type

#### **Instruction Format**

| B <sub>31</sub> -B <sub>26</sub> (6-bits) | B <sub>25</sub> -B <sub>21</sub> (5-bits) | B <sub>20</sub> -B <sub>16</sub> (5-bits) | B <sub>15</sub> -B <sub>0</sub> (16-bits) |
|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|
|                                           |                                           |                                           |                                           |
| 00 1101                                   | \$R <sub>b</sub>                          | \$R <sub>c</sub>                          | Signed Offset                             |

- BEQ-1  $A \leftarrow \$R_b$ 
  - DrREG
  - LdA
  - REGSEL 00
- BEQ-2  $B \leftarrow \$R_c$ 
  - DrREG
  - LdB
  - REGSEL 01
- BEQ-3 Z ← A B
  - DrALU
  - LdZ
  - func 010

IF ( $R_b == R_c$ )

○ BEQ-4  $A \leftarrow PC$ 

DrPC

LdA

 $\circ$  BEQ-5 B  $\leftarrow$  IMM

DrIMM

LdB

○ BEQ-6 PC  $\leftarrow$  A + B

DrALU

LdPC

■ func 000

| BEQ           |                      |    |     |     |                                         |     |        |      |       |   |                                  |    |       | WRIT                                                                                                                                                  |     | RES |                                              |                                           |                                           |               |
|---------------|----------------------|----|-----|-----|-----------------------------------------|-----|--------|------|-------|---|----------------------------------|----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------------------------------------------|-------------------------------------------|-------------------------------------------|---------------|
|               |                      |    | I   |     | E <b>SIGN</b><br>3 <sub>20</sub> ) (6-b |     |        |      |       |   | <b>SIGN<i>A</i></b><br>1) (6-bit |    |       | SIGNALS         SIGNALS           (B <sub>13</sub> -B <sub>12</sub> )         (B <sub>11</sub> -B <sub>10</sub> )           (2-bits)         (2-bits) |     |     | B <sub>09</sub> -B <sub>07</sub><br>(3-bits) | B <sub>06</sub> -B <sub>05</sub> (2-bits) | B <sub>04</sub> -B <sub>00</sub> (5-bits) |               |
| curr<br>state | addr                 | PC | ALU | REG | MEM                                     | IMM | TARGET | PC   | A     | В | MAR                              | IR | Z     | MEM                                                                                                                                                   | REG | IR  | Z                                            | FUNC                                      | REGSEL                                    | Next<br>State |
| BEQ-1         | 0011<br>0100<br>0000 | 0  | 0   | 1   | 0                                       | 0   | 0      | 0    | 1     | 0 | 0                                | 0  | 0     | 0                                                                                                                                                     | 0   | 0   | 0                                            | 000                                       | 00                                        | 0 0001        |
| BEQ-2         | 0011<br>0100<br>0001 | 0  | 0   | 1   | 0                                       | 0   | 0      | 0    | 0     | 1 | 0                                | 0  | 0     | 0                                                                                                                                                     | 0   | 0   | 0                                            | 000                                       | 01                                        | 0 0010        |
| BEQ-3         | 0011<br>0100<br>0010 | 0  | 1   | 0   | 0                                       | 0   | 0      | 0    | 0     | 0 | 0                                | 0  | 1     | 0                                                                                                                                                     | 0   | 0   | 0                                            | 010                                       | 00                                        | 0 0011        |
|               |                      |    |     |     |                                         |     |        | NOTI | E: Ad | • | Rb ==<br>s chan                  |    | b/c 2 | Z == 1                                                                                                                                                |     |     |                                              |                                           |                                           |               |
| BEQ-4         | 0011<br>0110<br>0011 | 1  | 0   | 0   | 0                                       | 0   | 0      | 0    | 1     | 0 | 0                                | 0  | 0     | 0                                                                                                                                                     | 0   | 0   | 0                                            | 000                                       | 00                                        | 0 0100        |
| BEQ-5         | 0011<br>0110<br>0100 | 0  | 0   | 0   | 0                                       | 1   | 0      | 0    | 0     | 1 | 0                                | 0  | 0     | 0                                                                                                                                                     | 0   | 0   | 0                                            | 000                                       | 00                                        | 0 0101        |
| BEQ-6         | 0011<br>0110<br>0101 | 0  | 1   | 0   | 0                                       | 0   | 0      | 1    | 0     | 0 | 0                                | 0  | 0     | 0                                                                                                                                                     | 0   | 0   | 0                                            | 000                                       | 00                                        | 0 0110        |
| BEQ-7         | 0011<br>0110<br>0110 | 0  | 0   | 0   | 0                                       | 0   | 0      | 0    | 0     | 0 | 0                                | 0  | 0     | 0                                                                                                                                                     | 0   | 1   | 1                                            | 000                                       | 00                                        | 0 0000        |

IF (\$R<sub>b</sub> != \$R<sub>c</sub>)

| BEQ   |      |    |     |                     |                        |      |        |    |                 |                   |           |     |   | WRIT                | ΤΕ   | RES                 | ET   |                                  |                                  |                                  |
|-------|------|----|-----|---------------------|------------------------|------|--------|----|-----------------|-------------------|-----------|-----|---|---------------------|------|---------------------|------|----------------------------------|----------------------------------|----------------------------------|
|       |      |    |     |                     |                        |      |        |    |                 |                   |           |     |   | SIGN                | IALS | SIGN                | ALS  |                                  |                                  |                                  |
|       |      |    | I   | DRIV                | E SIGN                 | IALS |        |    | LO              | AD S              | SIGNA     | LS  |   | (B <sub>13</sub> -B | 12)  | (B <sub>11</sub> -E | 310) | B <sub>09</sub> -B <sub>07</sub> | B <sub>06</sub> -B <sub>05</sub> | B <sub>04</sub> -B <sub>00</sub> |
|       |      |    |     | (B <sub>25</sub> -E | 3 <sub>20</sub> ) (6-b | its) |        |    | (B <sub>1</sub> | 9-B <sub>14</sub> | ı) (6-bit | :s) |   | (2-bits             | s)   | (2-bi               | ts)  | (3-bits)                         | (2-bits)                         | (5-bits)                         |
| curr  | addr |    |     |                     |                        |      |        |    |                 |                   |           |     |   |                     |      |                     |      |                                  |                                  | Next                             |
| state |      | PC | ALU | REG                 | MEM                    | IMM  | TARGET | PC | Α               | В                 | MAR       | IR  | Z | MEM                 | REG  | IR                  | Z    | FUNC                             | REGSEL                           | State                            |
|       | 0011 |    |     |                     |                        |      |        |    |                 |                   |           |     |   |                     |      |                     |      |                                  |                                  |                                  |
|       | 0100 | _  | _   | _                   |                        | _    | _      | _  | _               | _                 | _         | _   |   | _                   | _    |                     |      |                                  |                                  |                                  |
| BEQ-4 | 0011 | 0  | 0   | 0                   | 0                      | 0    | 0      | 0  | 0               | 0                 | 0         | 0   | 0 | 0                   | 0    | 1                   | 1    | 000                              | 00                               | 0 0000                           |

| curr  |      |                                |
|-------|------|--------------------------------|
| state | addr | HEX INSTRUCTION                |
|       | 0x   | 0.0040004                      |
| BEQ-1 | 340  | 0x0840001                      |
|       | 0x   | 0.000000                       |
| BEQ-2 | 341  | 0x0820022                      |
|       | 0x   | 0.4004403                      |
| BEQ-3 | 342  | 0x1004103                      |
|       |      | IF (\$Rb == \$Rc)              |
|       | NO   | TE: Address changed b/c Z == 1 |
|       | 0x   | 2 22 42 22 4                   |
| BEQ-4 | 363  | 0x2040004                      |
|       | 0x   | 0.000005                       |
| BEQ-5 | 364  | 0x0220005                      |
|       | 0x   | 0.4000005                      |
| BEQ-6 | 365  | 0x1080006                      |
|       | 0x   | 0.000007                       |
| BEQ-7 | 366  | 0x0000C07                      |

# IF (\$R<sub>b</sub> != \$R<sub>c</sub>)

| I | 250.5 | 0x  | 0x0000C07 |
|---|-------|-----|-----------|
|   | BEQ-5 | 343 | UXUUUUCU7 |