# ANALOGUE ELECTRONICS

### D. K. Hamilton

Hilary Term 2008

ABOUT THE COURSE

Familiarity with the material on electronic circuits in the course for Paper B3 will be useful, too. third year "Electronic circuits and instrumentation" course both of which will be useful revision This course will build on the material covered for Prelims electronics and, more strongly, on the

courses and then use it as a foundation for new material. As we look at each topic to be covered we will very briefly revise the background from these

### Topics to be covered

We shall look at the following topics, broadly in this order:-

Background to analogue electronics and electronic design

Basic bipolar and field effect transistor circuits - building blocks for integrated circuits

High frequency behaviour of transistors

Operational amplifiers - characteristics and limitations

Gain, frequency response and stability Anatomy of an actual operational amplifier

Current feedback amplifiers

Noise - both irreducible circuit noise and interference

Bootstrapping

### LEARNING OUTCOMES

### What you should know:

- The characteristics of bipolar and field effect transistors
- Small signal equivalent circuits for bipolar and field effect transistors.
- Common transistor circuit configurations.
- The effects of internal capacitances on the high frequency behaviour of transistors
- High frequency equivalent circuits for transistors.
- The use of ideal operational amplifiers in standard circuit configurations.
- The limitations of actual (ie non-ideal) operational amplifiers.
- How to analyse the internal circuit of an actual operational amplifier.
- operational amplifier. The relationship between open- and closed-loop gain, frequency response and stability of an
- The circuit topology of current-feedback operational amplifiers.
- <u>-</u> . only weakly dependent on closed-loop gain. The reasons why current feedback amplifiers have a fundamentally wider bandwidth which is
- The origin of the different types of noise in electronic circuits.
- The noise models for bipolar and field effect transistors.
- The noise model for an operational amplifier.
- Noise figure as a measure of the performance of an amplifier.
- Analysis of noise in a frequency-dependent circuit.
- 12 13 14 15 16 17 18 The technique of bootstrapping used to increase gain to raise input impedance.
- Bootstrapping used to cancel capacitance.

# What you should be able to do:

Model and analyse transistor amplifier circuits, recognising basic configurations such as differential pairs, Darlington pairs, complementary emitter followers, and current mirrors.

2

- Design transistor amplifiers using the basic configurations as building blocks.
- ωρ Understand how to overcome the effects of transistor capacitances in designing wide bandwidth
- 4 2 Use operational amplifiers in standard configurations, assuming ideal behaviour
- Understand the effects on these circuits of the various aspects of non-ideal behaviour of operational amplifiers
- Design circuits to avoid the effects of operational amplifier imperfections
- 7. circuit configurations. Appreciate the internal circuitry of an operational amplifier in terms of the basic transistor
- Calculate the principal parameters of an operational amplifier from the internal circuit
- Understand and use the detailed data sheet for an operational amplifier
- Analyse the stability of a given operational amplifier circuit using frequency response plots
- 9. 8. Be able to suggest ways to improve the stability of a particular operational amplifier feedback
- 12 Appreciate the differences in circuit topology between current feedback and conventional operational amplifiers.
- 13 Be able to explain the independence of closed-loop bandwidth and closed loop gain with a current feedback amplifier.
- Design wide bandwidth amplifiers using current feedback amplifiers
- Derive the noise model of a bipolar transistor.
- Analyse the noise performance of transistor and operational amplifier circuits
- 14 15 16 17 18 Design an amplifier optimised for low noise with a given source impedance
  - Use bootstrapping to raise the input impedance of an amplifier.
- Use bootstrapping to cancel lead capacitance of a transducer or sensor

Horowitz, P. and Hill, W, "The Art of Electronics", 2nd edition, Cambridge 1994

(Probably the best book on the subject, and very practically orientated - certainly it is readable!)

Linsley Hood, J., "The Art of Linear Electronics", Butterworth Heinemann, 1993

excellent survey of components. ) (Also quite practical. Chapter 1 has a comprehensive list of circuit symbols, and chapter 2 is an

Franco, S., "Design with Operational Amplifiers and Analog Integrated Circuits", 3rd edition McGraw Hill, 2002

Clayton, G. B. and Newby, B. W. G., "Operational Amplifiers", 3rd. edition, Newnes, 1992

Clayton, G. B., "Linear Integrated Circuit Applications", Macmillan, 1975

"Electronics World" (monthly magazine)

# Manufacturers' information and suppliers' catalogues

internal circuit is often given (it can be quite a challenge to fathom out just how an i.c. does work), about how a particular device is intended to be used. In the case of integrated circuits, the full data for a particular operational amplifier, to see what information is there possibilities and limitations of the chip. Later on we will look in detail at the full manufacturer's as well as a number of suggested applications. Together these can give much insight into the Manufacturers' data books, data sheets and application information provide much information

ANALOGUE ELECTRONICS

output in analogue form which needs some form of processing before being digitized are continuous and not fundamentally digital in nature. Sensors and transducers usually give an Obviously, an increasing amount of signal processing is done by computer techniques these days. but the fact remains that quantities which need to be either detected or measured in the real world It is not correct (despite appearances!) to think that all electronics has become digital

Examples might be:-

radio frequency receivers (signal from an aerial) optical detectors (photodiodes, photoconductors), position sensors. pressure sensors (including microphones), strain gauges tape heads temperature sensors

are used for digital signals in fibre optic communications, with bit rates well over 1 GB/s; designing system will depend on the bandwidth of the amplifier. Therefore we need to be able to understand is directly dependent on the amount of electrical noise added by the amplifier. The speed of the low-noise receiver amplifiers for such speeds is really an analogue problem. how to design amplifiers to optimise these parameters for a particular transducer. Optical detectors resolution, of the measuring system will depend on the smallest signal which can be detected. This In all these cases, the transducer output will pass into an amplifier and the sensitivity, or

# AIMS OF ELECTRONIC DESIGN

electronic designer to fulfil these requirements within certain guidelines. For example:-A design will be required to carry out certain specified functions, and it is the job of the

- Minimum cost.
- Adequate performance, i.e. within the specification, but not exceeding it unnecessarily
- Good reliability and thermal stability
- Minimum number of power supplies
- Low power dissipation
- 7.6.5
- Minimum size and weight
- Minimum setting up needed preset adjustments take people and time (and hence money)
- Serviceability easy to repair if it does go wrong.

cost of extra components would almost certainly be less than the saving in people and time. On the other hand, the need for minimal setting up may lead to slightly more complexity, but the cost depends on complexity and thermal stability is enhanced if the power dissipation is minimized Obviously, these requirements are interdependent with trade-offs between them. For example

(as we did with the systems in the electronic engineering coursework module) Usually, a system will be split into a number of sub-systems, each one being designed separately

## ACTIVE DEVICES

# SEMICONDUCTOR DIODES

0.6 - 0.7V for silicon) is an advantage. Semiconductor diodes used in electronic circuits are usually silicon p-n junctions. Germanium diodes are available, too, but are used only when their lower forward voltage (0.2 - 0.3V rather than



#### Signal diodes

behaviour of such diodes follows quite well the diode equation:-Signal diodes are small diodes intended for low current (< 100mA or so) applications. The

$$i_D = i_0 \left\{ exp \left( \frac{ev_D}{kT} \right) - 1 \right\}$$
 which at room temperature (~20°C) can be written

$$i_D = i_0 \left( exp \left( \frac{v_D}{25mV} \right) - 1 \right)$$
 or, for  $v_D >> 25mV$ ,  $i_D \approx i_0 exp \left( \frac{v_D}{25mV} \right)$ 

The approximation makes calculations much easier with insignificant loss in accuracy. For calculating d.c. conditions in circuits, it is often sufficient to take the voltage across a diode to be constant at 0.6 - 0.7V for silicon, and 0.2 - 0.3V for germanium.

#### Rectifier diodes

of the bulk semiconductor on each side of the junction. (although still a p-n junction) appears not to follow the diode equation mainly due to the resistance This includes high current (>100mA) diodes intended for use in power supplies, where they would be producing d.c. at currents up to hundreds of amps. At high currents such a diode

A useful rule of thumb for design is to take the forward voltage as between 1V and 1.5V for currents up to a few tens of amps. Manufacturers often specify this voltage for various currents.

# Zener (voltage reference) diodes

Zener diodes exploit the reverse breakdown of the p-n junction, and are doped to make breakdown occur at a certain voltage. They are available in an E24 series of voltages from 2.4V up to 75V in several power ratings. The series resistor is chosen to set the current through the diode, Iz which should usually be similar in magnitude to the current being supplied to the load IL.





point 1.

the upper load line, and the diode operates at

 $V_Z = V_S \cdot (I_Z + I_L)R$ For  $I_L = 0$ , this gives

line moves down to an operating point such as As I<sub>L</sub> increases, the load

perfectly vertical 2, with smaller diode current.  $V_z$  is then slightly smaller because the diode characteristic is not

## BIPOLAR TRANSISTORS

6



$$i_E = i_B + i_C$$
 $i_C = \beta i_B$ 

Usually,  $\beta >> 1 \ (\approx 100)$ , so  $\alpha \approx 1$  $IC = \alpha IE =$ 

If we specify just two of the terminal currents, and two of the voltages between the terminals, the third current and the third voltage are defined. (This must be true, by Kirchoff's laws, for any three presented in the form of curves:terminal device). The exact relation between the transistor terminal voltages and currents can be





Base-emitter voltage and base current are related by the Ebers-Moll equation

Common-emitter output characteristic

$$i_B = i_0 \left(exp \, {ev_{BE} \over kT} - 1 
ight) \, \approx \, i_0 \, exp \, {v_{BE} \over 25mV} \,$$
 at room temperature.

For small signals at not-too-high frequencies, the h-parameter (h for hybrid) incremental model is



means that the incremental equivalent circuit simplifies to:-The parameters h<sub>re</sub> (nearly always) and h<sub>oe</sub> (almost nearly always) are negligibly small, which

$$h_{fe} = \frac{i_c}{i_b} = \frac{\partial i_C}{\partial i_B}$$

II  $\frac{V_{be}}{I_b} = \frac{V_{BE}}{\partial i_B}$  $\partial_{VBE}$ 

 $h_{ie}$ 

equation, h<sub>ie</sub> = Using the the simplified Ebers-Moll ä

now gmvbe rather than heelb. It is possible to express ic in terms of vbe, via the mutual conductance, gm. The current generator is

$$g_{m} = \frac{i_{c}}{v_{be}} = \frac{\partial i_{C}}{\partial v_{BE}} = \frac{\partial i_{C}}{\partial i_{B}} \cdot \frac{\partial i_{B}}{\partial v_{BE}} = \frac{h_{fe}}{h_{ie}} = \frac{I_{C}}{25mV}$$

hie is expressed in terms of re, the output resistance at the emitter terminal. The circuit is beginning to resemble the "hybrid  $\pi$ " model, which is used at high frequencies. Here This leads to the following equivalent circuit, which can be useful when a stage is voltage driven.



$$\begin{split} r_e &= h_{ie}/(1+h_{fe}) = \frac{25mV}{T_E} \\ \text{So, as } I_E \approx I_C, r_e \approx \frac{1}{g_m} \ . \end{split}$$

Both  $g_m$  and  $r_e$  depend on collector current,  $g_m$  being proportional to it, and  $r_e$  inversely proportional. At 1mA collector current,  $g_m$  is 40mS (mA/V) and  $r_e$  is 25 $\Omega$ . Knowing these, it is obviously easy to get the values at any other current.

+0.65V in a npn and about -0.65V in a pnp transistor. The incremental models are exactly the same The only difference between npn and pnp transistors is the direction the d.c. flows.  $V_{BE}$  is about

# FIELD EFFECT TRANSISTORS



 $i_{\rm D} = I_{\rm DSS} \! \! \left( 1 - \frac{v_{\rm GS}}{V_p} \right)^2 \quad V_p \ {\rm is \ the \ pinch-off \ voltage \ (<0)}. \label{eq:posterior}$ In the saturation region, FETs obey a square law

 $i_D$  =  $i_S$  as  $i_G$  is usually negligibly small (= 1pA or less)

Capacitance from G to S and from G to D will cause ig to increase at high frequencies.

Inear region | saturation region | 
$$(V_{GS} - V_T) = 3V$$

saturation drain current |  $(V_{GS} - V_T) = 3V$ 

to  $V_{GS} - V_T$ 

Inear region |  $(V_{GS} - V_T) = 1V$ 
 $V_{GS} - V_T$ 

Inear region |  $(V_{GS} - V_T) = 1V$ 
 $V_{GS} - V_T$ 
 $V_{GS} - V_T$ 

In the linear region

$$i_D = \frac{2I_{DSS}}{V_p^2} \left[ (v_{GS} - V_p) v_{DS} - \frac{v_{DS}^2}{2} \right]$$

is denoted by  $V_{\text{T}}$ . characteristics - here the pinch-off voltage The diagram on the left shows typical FET

As amplifiers, FETs are normally biassed in can be derived:the saturation region. An incremental model

Incremental model for the junction f.e.t



$$\begin{split} g_m &= \frac{i_d}{v_{gs}} = \frac{\sigma i_D}{\partial v_{GS}} \\ &= -2 \frac{I_{DSS}}{V_p} \left(1 - \frac{v_{GS}}{V_p}\right) \; (V_p < 0) \\ r_d &= \frac{v_{ds}}{i_d} = \frac{\partial v_{DS}}{i_D} \quad \text{-usually big.} \end{split}$$

#### MOSFETS

reverse-biassed p-n junction as in a JFET.

MOSFETS can be depletion mode or enhancement mode, or somewhere in between. For nflowing through the channel is controlled by the electric field set up by the gate electrode. In a MOSFET, the gate is insulated from the channel by a thin layer of insulator (SiO<sub>2</sub>) rather than a MOSFETS (Metal Oxide Field Effect Transistors) are similar to JFETS in that the current

turn-on voltage. An enhancement mode device has ID zero for VGS zero, and increasing as VGS increases past the depletion mode device ID is almost maximum when VGS is zero and decreases as V goes negative. channel devices, where drain is positive with respect to source (similar to an npn transistor), in an

The following curves compare FET characteristics.



Transfer characteristics of n-channel FETs

(c) A JFET

 $-V_{GS}$ 

Normal operating region

### FETs as switches

Most electronic switches are based on field effect transistors, which have the advantage that they can be designed to have a low 'on' resistance (channel fully conducting) and a very high 'off resistance (channel depleted)

Single JFETS or MOSFETS can be used as simple switches, the switch terminals being the source and drain, and the control voltage being applied to the gate. The gate-source voltage is what controls the transistor, and will clearly depend on the signal voltage on the source. So the voltage range needed on the gate to control the switching action will be affected by the signal. For simple applications, this problem can often be overcome, but for a generally useful switch, is a serious drawback.

to make switches which can cope with a wide range of signal voltages, usually extending from one power supply rail to the other, and which have a well defined switching threshold independent of signal voltage. Such devices are the DG500 series. Analogue switch i.c.s solve the problem by having a complex combination of many MOSFETS

#### BIASSING

You will remember that because transistors are non-linear devices, passing current only in one direction, they need to be biassed to a suitable operating point (standing values of  $I_C$  or  $I_D$ ) in order to form amplifiers for small a.c. signals. The small signals then add to these currents, varying them to either side of their quiescent values.

We need to design bias circuits which will set the collector current (for bipolars) or drain current (for F.E.T.s) to a well-defined value, which is independent of transistor parameters which vary widely between different samples of the same transistor type. For example the d.c. current gain,  $\beta$ , for a typical small-signal transistor might be specified in the manufacturer's data to be anywhere in the range 50-200 (type BC182L). The pinch-off voltage for a F.E.T., which is a key parameter in the relationship between  $I_D$  and  $V_G$ , similarly might vary between -IV and -4V (type 2N5434). Clearly, if we want to be able to mass produce circuits, we need to be able to use transistors with parameters anywhere in these ranges and be confident that the circuit will work correctly.

### Bipolar transistors

A single stage amplifier is usually biassed using the three resistors,  $R_A$ ,  $R_B$ , and  $R_E$ :-



Let 
$$\alpha = \frac{R_B}{R_A + R_B}$$
,  $R_S = \frac{R_A R_B}{R_A + R_B}$ 

$$\alpha V - R_S \frac{I_C}{\beta} = V_{BE} + I_C R_E$$

So 
$$I_C = \frac{\alpha V - V_{BE}}{R_E + \frac{R}{R_E}} \approx \frac{\alpha V - V_{BE}}{R_E}$$
 if  $\beta R_E >> R_S$ 

which sets the operating point independently of  $\beta$ .

Remember the low frequency break points which are due to  $C_E$ .

A similar circuit can be used with a fet to give  $I_D$  substantially independent of  $I_{DSS}$  and  $V_P$ .

### Using a current source

Another way of setting the quiescent current in an amplifier stage is to use a current source. For example, the left-hand diagram shows how a f.e.t. stage might be biassed.



Here the current source sets the drain current at  $I_0$  and as the gate is returned to 0 volts through  $R_{G}$ , the source becomes negative to set  $V_{GS}$  to the appropriate value for this drain current. The capacitor is necessary to ground the source to a.c.

V might typically be -15 or so volts, which is significantly larger than  $V_{\rm GY}$  (which would be a volt or two). In this case, a resistor could be used as an approximation to a current source as in the right-hand diagram — the voltage across the resistor is dominated by V.

# TRANSISTOR AMPLIFIER CIRCUITS

0

You should seen many of these circuits before, in more or less detail, but we will quickly summarize them all for completeness and look at some aspects in more depth than before. For clarity and simplicity, they will usually be shown without the biassing components.

giving  $h_{ie} = 5k\Omega$ Say  $R_L = 10k\Omega$ ,  $R_S = 1k\Omega$ 

Typical values might be  $I_C = 1 \text{ mA}$ ,  $h_{fe} = 200$ ,

### la) Common emitter



Input resistance =  $h_{ie}$ , Output resistance =  $R_L$ 

Current gain =  $h_{fe}$  = 200

Voltage gain =  $-\frac{h_{jc}R_L}{R_s + h_{ic}}$ 

As both voltage and current gains are high, this configuration gives the highest power gain compared with common base and common collector.

### 1b) Common source



Voltage gain =  $-g_m R_L$ 

Input resistance =  $R_B$ 

Output resistance =  $R_L$ 

The amplifier has low frequency break points due to  $C_S$  at

$$\omega = \frac{1}{C_s R_s} \text{and } \frac{1}{C_s \left(R_s \parallel \frac{1}{R_m}\right)},$$

and one due to the input capacitor,  $C_{in}$  at

$$\omega = \frac{1}{C_{in}R_B}$$

2a) Common base



Current gain =  $\alpha \approx 1$ , Voltage gain =  $-\frac{\int_{R} L}{h_{ic}}$ (333 with the values above)

Input resistance =  $\frac{h_{ic}}{1 + h_{jc}} \approx r_{e}$ , therefore low (25 $\Omega$  with the values above)

Output resistance =  $R_L$  (5k $\Omega$  with values above)

The common-base circuit avoids problems due to the base-collector capacitance of the transistor and is used in high-frequency amplifiers – we shall look at it again later.

=

Current gain = 1, voltage gain =  $g_m R_r$ 

Input resistance =  $1/g_m$ . Output resistance =  $R_L$ 

The common-gate amplifier has similar topology to the common-base stage, and again avoids problems caused by transistor capacitance – this time the drain-gate capacitance.

# Common collector (emitter follower)



The equivalent circuit gives

$$v_{i} = \left(\frac{(1+h_{ie})R_{E}}{h_{ie} + (1+h_{ie})R_{E}}\right)v_{i} - \left(\frac{(R_{S} + h_{ie})R_{E}}{(R_{S} + h_{ie}) + R_{E}(I + h_{fe})}\right) i_{out}$$

Otherwise calculate output impedance as the ratio of open-circuit voltage to short-circuit current). where the term in the first large bracket gives the open-circuit gain and the second large bracket is circuit at the same time - get the output voltage in terms of input voltage and output current equal to the output impedance. (This is a useful way of calculating gain and output impedance of a

If we divide the top and bottom of the output impedance expression by  $(1 + h_{fc})$  it becomes

$$R_{OUT} = \frac{\overline{(R_S + h_{ic})}}{\overline{(R_S + h_{ic})}} R_E$$
 which is seen to be the parallel combination of  $R_E$  and  $\frac{R_S + h_{ic}}{1 + h_{jc}}$ , the  $\overline{(1 + h_{jc})}$ 

output resistance of the transistor, which, if  $R_S << h_{ie}$ , becomes  $\frac{n}{(1+h_{ie})}$  $\frac{h_{ie}}{(1+h_{je})}$  or  $\frac{1}{g_m}$ .

The input resistance = 
$$\frac{v_i}{i_b}$$
 =  $h_{ie} + (h_{je} + 1)(R_E \parallel R_L)$ 

12

approximately unity. If the circuit is directly coupled, there is a d.c. shift of 0.7V from input to The emitter follower has a high input impedance and a low output impedance, and is used as a buffer to boost current from a voltage source. Its current gain is  $(h_{fe} + 1)$ , and its voltage gain output due to  $V_{BE}$ .

For large signals the voltage swing is limited. For positive going outputs current is supplied to the load through the transistor but for negative going signals current has to flow to the negative supply via  $R_E$ , and voltage drop across  $R_E$  due to the current limits the negative-going voltage excursion. The complementary emitter follower gets over this limitation.

# 4) The complementary emitter follower





load to the negative supply through the pnp transistor. So only one transistor conducts at a time, and for zero input voltage neither conducts. This type of circuit is called 'Class B'. supplied to the load via the npn transistor, and for negative-going signals current flows from the the circuit is entirely symmetrical for positive and negative signals. For a positive output, current is specified as a 'complementary pair' by the manufacturers) are connected as emitter followers so that Here two complementary transistors (an npn and a pnp with similar characteristics, usually

around zero volts, which gives rise to discontinuities in waveforms as they cross zero. The result is because R<sub>L</sub> goes to the zero volts line). The transfer characteristic therefore has a dead band begin to conduct until  $v_i$  reaches 0.7 volts ( $V_{BE}$  has to be overcome, and the emitter voltage is zero 'crossover distortion' As the input voltage increases in either direction from zero, the appropriate transistor cannot





quiescent current, and the current varies to each side The diagram on the right shows device currents for Classes A and B. In Class A the dotted line is the shown; the other transistor carries the other half cycle. of it. In Class B, the current in one transistor is

of turning on. In practice, the bias is increased a bit beyond this point so that a small quiescent of around 1.4 volts between the transistor bases, ideally so that both transistors are just on the point Crossover distortion can be overcome by applying some bias to the stage in the form of a voltage

3

current flows through both transistors. A common way of doing this is to use a third transistor connected as a  $V_{\rm BE}$  multiplier as shown.



is given by The collector-emitter voltage of the extra transistor

$$V_{CE} = \frac{R_1 + R_2}{R_1} V_{BE}$$

So if  $R_1 = R_2$ , the voltage between the bases is about 1.4 volts. In practice one of  $R_1$  and  $R_2$ current could be set precisely. might be made variable so that the quiescent

diodes in series to provide about 1.4 volts. If the bias voltage is not needed to be precise, the bias transistor,  $R_1$  and  $R_2$  could be replaced by two

reduce the  $V_{BE}$ s. To minimize power loss and current the stage is to deliver. restriction of voltage swing they should obviously negative feedback - as the current increases, the stability to the quiescent current. They provide fraction of an ohm to a few ohms depending on the be kept small. Typically they might be from a voltage across them also increases which tends to The resistors  $R_E$  are included to give more

moderate powers in control systems. It has been for example for driving actuators and motors at This circuit is widely used in power amplifiers

distortion. Even a small amount of crossover distortion is audible and can sound unpleasant because it contains high order harmonics. many audio power amplifiers, with refinements to improve its linearity and minimize crossover used for twenty years or more to form the basis of

# Emitter follower with constant current source



a practical current source, this is true as long as same current whatever the voltage across it. With constant current source which, ideally, sinks the output voltage restriction is to replace  $R_E$  with a An improvement to the simple emitter follower which allows the circuit to sink current without the can go almost to the negative rail. there is a volt or two across it so the load voltage

negative current flows in the load when the supplied by the current source (the maximum follower, but the circuit is still asymmetrical. The negative current can be no greater than that transistor is cut off) whereas the positive current Performance is better than the simple emitter

current into the current source. However there is no discontinuity as the signal crosses zero volts unlimited. When the load current is positive the current in the transistor is the load current plus the supplied by the transistor, is, in principle,

and therefore no crossover distortion. This is a 'Class A' circuit

4

# 6 Common drain (source follower)

Here the source follower has a current generator connected to the source but a resistor could be used, as we have just seen for the emitter follower.

It is easy to show, using the incremental model

that, with the current generator, open-circuit gain = 1,

output resistance = -

and with resistor R replacing the current generator.

open-circuit gain =  $\frac{g_m R}{R}$  $1+g_mR$ 

output resistance =  $\frac{1}{2} \| R$ 

 $g_m$  in a bipolar transistors ( $\approx$  5mS, compared with a bipolar's 40mS for 1mA collector current), the output resistance of a source follower is generally not as low as that of an emitter follower. As  $g_m$  of FETs is typically considerably less than

#### 15

### 7) Long-tailed pair

The long-tailed pair is a basic differential amplifier and forms the basis of the input stage of virtually every integrated circuit operational amplifier. It can be made with either bipolar or field effect transistors.



and  $\Delta v = v_{BE1} - v_{BE2}$ . We have a differential input voltage  $\Delta v = v_1 - v_2$ 

From the Ebers-Moll equation the emitter currents of  $T_1$  and  $T_2$  are, respectively

$$i_1 = I_0 \exp \frac{v_{BE1}}{V_T}, \quad i_2 = I_0 \exp \frac{v_{BE2}}{V_T}$$

where the transistors are assumed to be identical.

Dividing these two currents gives

$$\frac{iI}{i2} = \exp \frac{\left(v_{BE1} - v_{BE2}\right)}{V_T} = \exp \frac{\Delta v}{V_T},$$

and because of the constant current source in the tail

$$i_I + i_2 = I_T.$$

Solving the last two equations for i1 and i2 leads to

$$l = \frac{l_T}{1 - \exp \frac{\Delta v}{V_T}} \text{ and } i_2 = \frac{l_T}{1 + \exp \frac{\Delta v}{V_T}}$$

$$i_I = \frac{I_T}{2} \left( 1 + \tanh \frac{\Delta v}{2V_T} \right) \text{ and } i_2 = \frac{I_T}{2} \left( 1 - \tanh \frac{\Delta v}{2V_T} \right)$$

So the variation of  $i_1$  and  $i_2$  with  $\Delta v$  looks like:-



Here we have solved the circuit exactly, starting from the Ebers-Moll equations, and as we would expect, the solution is non-linear. The curves are approximately linear for small signals ( $\Delta v \approx 0$ ), so distortion would be low here, but would increase as the input voltage became larger.

ratio of a current to a voltage) will be  $\frac{\partial i_1}{\partial \Delta \nu}$  evaluated at  $\Delta \nu = 0$  which is  $\frac{I_T}{4V_T}$  or  $\frac{I_T}{100mV}$ . For small signals the gain from  $\Delta v$  to i<sub>1</sub> (strictly we should say 'transfer conductance' as it is the

Similarly, the small signal gain from  $\Delta v$  to  $i_2$  is  $-\frac{i_T}{100mV}$ . We will now look at the incremental equivalent circuit and show that, as we might expect, it predicts the same value for small-signal gain.



Summing currents at the emitter node gives  $i_{bl} = -i_{b2}$ .

Summing voltages round the outside loop and using the above,  $v_l - v_2 = 2h_{ie}i_{bl}$ 

Now,  $i_I = h_{fe}i_{bI} = h_{fe} \frac{(v_1 - v_2)}{2h_{ie}}$ , so the incremental gain is

$$\frac{i_1}{(\nu_1 - \nu_2)} = \frac{h_{fe}}{2h_{ie}} = \frac{g_m}{2} = \frac{1}{2} \frac{I_C}{25mV} = \frac{I_C}{50mV} = \frac{I_T}{100mV}$$
 as before!

The differential voltage gain is then

$$\frac{\left(\nu_{o1}-\nu_{o2}\right)}{\left(\nu_{i}-\nu_{z}\right)} = \frac{I_{T}}{50mV}R_{L} \quad \text{or} \quad \frac{h_{fe}}{h_{ie}}R_{L} \quad \text{or} \quad g_{m}R_{L}.$$

8) Darlington pair

17

Long-tailed pairs are also made with field-effect transistors particularly where their high input

impedance is needed:-



Two transistors connected together as in a) behave like a single transistor with  $\beta$  (and  $h_{fe}$ ) equal to the product of the values for the individual transistors. Obviously the base-emitter voltage is twice that for a single transistor (around 1.4V).

The resistor R (diagram b)) is often included to speed up the turn-off of  $T_2$ . Without it, if  $T_1$  turns off its emitter becomes an open circuit and there is nowhere for charge stored on  $T_2$  base to go. The resistor allows this charge to flow to  $T_2$ 's emitter.

Darlington pairs can be made from pairs of separate transistors, but can also be bought readymade - often called Darlington transistors. The

circuit is useful in high current situations, where T<sub>2</sub> would be a power transistor and T<sub>1</sub> a smaller device. It is also used in the input stages of amplifiers where a high input impedance is needed (here the transistors would probably be the same). Examples of these applications might be respectively the complementary emitter follower and the long-tailed pair in both of which the single transistors could be replaced by the Darlington circuit.

Here, from the incremental model,  $v_{ol} = -\frac{g_m}{2}(v_1 - v_2)R_L$ ,  $v_{o2} = \frac{g_m}{2}(v_1 - v_2)R_L$ Close matching is harder to achieve with FETs.

In general, pairs of transistors in integrated circuits or multiple transistor arrays (e.g. the CA3046) are closely matched, as the transistors are made at the same time by the same process

### Common-mode rejection

In analysing differential pairs, we have assumed a perfect current source in the tail, and with matched transistors, the gain has come out to be purely differential, with zero common-mode gain, i.e. the CMRR is infinite. Remember we could write

$$v_0 = Av_l \cdot Bv_2 = C(v_l + v_2) + D(v_l \cdot v_2),$$
  $C = \text{common-mode gain} = \frac{1}{2}(A - B)$ 

$$D = \text{differential mode gain} = \frac{1}{2}(A + B)$$

So if A = B, C = 0 and common mode signals are totally rejected.

If the current source is replaced by a resistor, (which is equivalent to the current source having a finite output resistance) A and B are no longer the same and so the common-mode gain C becomes non-zero, with the result that the CMRR becomes finite. It is not difficult to analyse the circuit for this case and to derive a value for the CMRR – one of the questions on the examples sheet asks you to do this.

# **CURRENT SOURCES (and sinks)**

## 1) Simple current sources



A current source can be made using a single bipolar transistor. The circuit shown is identical to the arrangement we have already seen for biassing a single amplifier stage, and so the current is given by

$$I = \frac{\left(\frac{R_B}{R_A + R_B}\right) V - V_{BE}}{R_E}.$$

A disadvantage of this circuit is that correct operation of the transistor requires that the collector voltage does not go more negative than the base, limiting the voltage range of the circuit)

We also saw that a JFET can be used as a current source, either with gate and source tied together, when the current is Ipss, or with a resistor in the source lead to give a lower current.

18

19





as  $V_{DS}$  is large enough for the transistor to be in the pinch-off region,  $I = I_{DSS}$ . Diagram a) shows a single JFET with the gate connected to the source, so  $V_{GS} = 0$ , and as long

assuming pinch-off). R could be made variable to give a controlled current source. point is given by the intersection of this line with the transistor characteristic, as in the graph (again In diagram b) a resistor R has been included in the source lead, so  $V_{GS} = -IR$ , and the operating

### 2) Current mirrors





voltage, will have the same collector current. Diagram a) shows the basic current mirror circuit, Current mirrors make use of the fact that identical transistors, with the same base-emitter

which is 'programmed' by setting the collector current of  $T_1$  to  $I_P (= \frac{(V - V_{BE})}{D})$ .  $V_{BE}$  for  $T_1$  is then  $R_p$ 

emitters of  $T_1$  and  $T_2$  are connected together, so  $T_2$  is forced to have the same value of  $V_{BE}$  as  $T_1$ . Because  $T_1$  and  $T_2$  are identical, I, the collector current of  $T_2$ , is the same as that of  $T_1$  which, neglecting base currents, is  $I_P$ . So we have 'mirrored' the current  $I_P$ . caused to be the appropriate value for that transistor at the temperature of the circuit. The bases and

in output voltage - the output resistance is not infinite. This is due to the so-called Early effect in the transistors. A disadvantage of simple current sources is that the output current varies slightly with changes

of  $I_C$  against  $V_{CE}$  at fixed  $V_{BE}$  will not in fact be At a given collector current there will be a slight variation in  $V_{BE}$  with collector voltage, so the plot full output voltage range. flat., unlike idealized transistor characteristics. The current might vary by 20% or 30% over the

resistors are included in series with the emitters Ebers-Moll equation for each transistor:hundred millivolts. To analyse this start from the The resistors should be large enough to drop a few A possible solution is the circuit b), where

$$I_P = I_0 \exp \frac{V_{BE1}}{V_T}, \qquad I = I_0 \exp \frac{V_{BE2}}{V_T}.$$

Dividing these two,  $\frac{I_P}{I} = \exp \frac{V_{BE1} - V_{BE2}}{V_T}$ , which gives  $V_{BEI} - V_{BE2} = V_T \ln \frac{I_P}{I}$ 

The base voltages are equal, so  $V_{BEI} + I_P R_I = V_{BE2} + I R_2$ 

This gives 
$$I = \frac{1}{R_2} (I_{\rho} R_1 + V_{BE1} - V_{BE2}) = \frac{1}{R_2} (I_{\rho} R_1 + V_T \ln \frac{I_{\rho}}{I})$$

So if  $I_PR_I >> V_T \ln \frac{I_P}{I}$ ,  $I = I_P \frac{R_1}{R_2}$  and any difference in the  $V_{BE}$ s becomes insignificant

resistors appropriately. Obviously, if  $R_1 = R_2$ , I is equal to  $I_P$ , but any ratio of currents can be produced by setting the

#### $\mathfrak{S}$ Wilson current mirror



and therefore has negligible effect on the output now have fixed collector-emitter voltages. T2 current. 13, whose base current is assumed to be negligible sources the output current, which passes through and the Early effect is removed. Both T<sub>1</sub> and T<sub>2</sub>  $T_1$  fixed at  $2V_{BE}$  above 0V, so its  $V_{CE}$  is constant mirror, is shown here.  $T_1$  and  $T_2$  are in the usual mirror arrangement, and T<sub>3</sub> keeps the collector of An even better arrangement, the Wilson current

transistors replaced with pnp types, to form current ends (they could equally well have been referred to of current sinks referred to 0V at their negative sources referred to either 0V or the positive rail Obviously they could turned upside down, and the between them and the positive supply rail the negative supply) - the load would be connected All these circuits have been shown in the form

# CASCADED AMPLIFIER STAGES

21

To calculate the overall gain of cascaded stages, it is easiest to represent each stage in terms of its input impedance, open-circuit gain and output impedance. As an example, consider a balanced source feeding a two-stage amplifier consisting of a long-tailed pair with an emitter follower on its output, and connected to a load  $R_L$ . The transistors have  $h_{fe} = 200$ .



The current mirror sets the tail current at 2.94mA, so  $I_E$  = 1.47mA,in each transistor, making  $g_{mi}$  = 1.47 x 40 = 58.8mA/V and  $h_{ie}$  =  $\frac{25}{1.47}$  x 200  $\Omega$  = 3.40k $\Omega$ 

ain from differential input to single ended output = 
$$\frac{\delta_m}{2} \times R_i$$

Gain from differential input to single ended output =  $\frac{8m}{2}$  x  $R_L = 29.4$  x 10 = 294

Input resistance = 
$$2h_{ie} = 6.80$$
k $\Omega$ , Output resistance =  $R_L = 10$ k $\Omega$ 

 $V_B$  for the emitter follower = 15 - 1.47 x 10 = +0.3V, so  $V_E$  is this less  $V_{BE}$  = 0.3 - 0.6 = -0.3V.

$$I_E$$
 in the emitter follower is  $\frac{14.7\text{V}}{1\text{k}\Omega} - \frac{0.3\text{V}}{2\text{k}\Omega} = 14.6\text{mA}$ , so  $h_{ie} = \frac{25}{14.55} \times 200\Omega = 344\Omega$ 

Gain = 
$$\frac{(1+h_{fe})R_E}{h_{ie} + (1+h_{fe})R_E} = \frac{201 \text{ x } 1}{0.344 + 201 \text{ x } 1} = 0.998$$

Input resistance =  $0.344 + 201(1 \parallel 2) = 134.4 \text{ k}\Omega$ 

Output resistance = 
$$1 \parallel \frac{10 + 0.344}{201} \text{ k}\Omega = 48.9\Omega$$



The overall gain is then a simple product:-

$$\frac{v}{e_s} = \frac{6.8}{6.8 + 0.6} \times 294 \times \frac{134.4}{134.4 + 10} \times 0.998 \times \frac{2}{2 + 0.049} = 245.$$

22

# HIGH-FREQUENCY BEHAVIOUR OF BIPOLAR TRANSISTORS

### The hybrid-π model

The h-parameter equivalent circuit models well the behaviour of a bipolar transistor at frequencies low enough for the effect of the internal capacitances of the transistor to be negligible. These capacitances, associated with the p-n junctions of the transistor, (the base-emitter junction which is forward biased, and the base-collector junction which is reverse biased) have to be taken into account at frequencies above approximately a few hundred kHz: the actual frequency will depend on the particular transistor. The so-called hybrid- $\pi$  model includes these capacitances, and is useful for calculating their effects. This equivalent circuit is still a hybrid model, so it has some similarity to the h-parameter circuit.

The base-emitter junction is forward biased, with minority carriers injected into the base from the more heavily doped emitter region. These carriers diffuse across the base region, taking a finite time to do so and as a result the base-emitter junction has a capacitance,  $C_{dif}$  (the diffusion capacitance), which is proportional to emitter current. Added to this is the depletion layer capacitance which is usually negligible in comparison. The base-collector junction, being reverse-biased, has just its depletion layer capacitance, which will vary with reverse voltage according to the doping profile. For an abrupt junction the depletion layer capacitance is inversely proportional to the square root of reverse voltage, and for a linearly graded junction it is inversely proportional to the cube root of reverse voltage.

The diagram below shows the full hybrid- $\pi$  equivalent circuit.



The resistor  $r_{bb}$  is the base spreading resistance (the resistance due to the base contact and the bulk semiconductor between the contact and the actual junction) and the terminal labelled  $b^*$  is effectively the base side of the base-emitter junction. Its value is usually a few tens to a few hundreds of ohms, depending on the transistor. Often, to simplify analysis,  $r_{bb}$  is made zero; this is reasonable as long as the impedance of the source is significantly greater than  $r_{bb}$ .

The resistor  $r_{b'e}$  is  $\frac{v_{b'e}}{i_b}$  (incremental quantities) and is the input resistance of the actual junction which, from the Ebers Moll equation, is given by

$$r_{b'e} = \frac{25mV}{I_B} = \beta \frac{25mV}{I_C} \approx h_{fc} \frac{25mV}{I_C}$$
 where we have taken  $\frac{kT}{e} = 25$ mV.

This, of course, is the same expression as we had previously for  $h_{ie}$  (defined as  $\frac{v_{he}}{i_b}$ ) when we were not bothering about  $v_{ie}$ . Now we have carefully capacited the base careading resistance from the

not bothering about  $r_{bb'}$ . Now, we have carefully separated the base spreading resistance from the actual base-emitter junction incremental resistance. The capacitance in parallel with  $r_{b'e}$ ,  $C_{b'e}$  is the diffusion capacitance of the forward biased base-

The capacitance in parallel with  $r_{b'e}$ ,  $C_{b'e}$  is the diffusion capacitance of the forward biased base-emitter junction, (proportional to  $I_E$ ) and  $C_{b'e}$  represents the base-collector capacitance.

The value of the collector current generator is  $g_m$  (the transconductance, equal to  $\frac{I_c}{25mV}$ ) times  $v_{b'e}$ , the voltage between the *internal* base terminal b' and the emitter. Notice that this model is

*voltage* controlled in contrast to the h-parameter model where the collector current generator is proportional to the base *current*.

We remember that the full h-parameter circuit is usually simplified by taking both  $h_{re}$ , which represents the effect of  $v_{ce}$  on  $v_{be}$ , and the output conductance  $h_{ce}$ , to be negligibly small. Hence we might deduce that in the hybrid- $\pi$  circuit the equivalent components at low frequencies,  $r_{b'c}$  and  $r_{ce}$ , may be replaced by open circuits. These approximations along with putting  $r_{bb'} = 0$  lead to the simplified circuit:



# Short-circuit current gain with hybrid-π model

The short circuit current gain is defined as the ratio of incremental collector current to base current, with the collector voltage held constant, that is, with the incremental collector voltage set to zero. In the h-parameter model it is, of course just  $h_{fe}$ . The following circuit shows the hybrid- $\pi$  model with the collector shorted to a.c.



The capacitance C is the sum of  $C_{b'e}$  and  $C_{cb'}$ . In this circuit,

$$v_{b'e} = i_b \frac{i_{b'e}}{1 + j\omega C_{Fee}}$$
 and so 
$$i_{out} = -g_{m}v_{b'e} = \frac{-g_{m}r_{b'e}}{1 + j\omega C_{Fee}} = \frac{-h_{fe}}{1 + j\frac{\omega}{\omega_{fe}}}$$
 where  $\omega g = \frac{1}{Cr_{he}}$  or  $fg = \frac{1}{2\pi Cr_{Fe}}$ 

The current gain is  $h_{fe}$  at low frequencies with a high frequency break point at  $\omega_{g}$ :-



The current gain falls to 0 dB at a frequency  $f_T$ , which is equal to  $h_{fe}$  times  $f_{\beta}$ , so  $f_T = \frac{1}{2\pi} \frac{h_{fe}}{C_{f_{b'e}}}$ .

Remembering  $r_{b'e} = h_{fe} \frac{25mV}{I_C}$ , we get  $f_T = \frac{1}{2\pi} \frac{I_C}{25mV} \frac{1}{C}$  $= \frac{1}{2\pi} \frac{g_m}{C}, \text{ again taking } \frac{kT}{e} = 25\text{mV}.$ 

current and  $V_{CE}$ . This gives sufficient information for  $C_{b'e'}$  to be deduced at this value of current. The specified value of  $C_{cb'}$  will usually include the capacitance due to the package. Manufacturers' data sheets for transistors usually specify  $f_T$  and  $C_{cb}$ , at a particular collector

As an example, consider a transistor which has the following specification:-

$$f_T = 300 \text{MHz}, \quad C_{cb'} = 1.6 \text{pF}, \quad h_{fe} = 120$$

measured at  $I_C = \text{ImA}$  and  $V_{CE} = \text{IOV}$  and at a transistor junction temperature of 25°C

We can calculate  $r_{b'e} = h_{fe} \frac{kT}{eI_C}$  which, with the given values of  $h_{fe}$ ,  $I_C$  and T, comes to 3110 $\Omega$ 

The expression  $f_T = \frac{1}{2\pi} \frac{I_C}{25mV} \frac{1}{C}$  gives C = 20.6 pF.  $C = C_{b'e'} + C_{cb'}$  so  $C_{b'e'} = 20.6 \cdot 1.6 = 19 \text{pF}$ .

#### The Miller effect

capacitance of the transistor. emitter stage (input to the base, output from the collector), where  $C_f$  represents the base-collector amplifier at high frequencies. The left-hand diagram shows a generalized inverting amplifier of gain A, with capacitance  $C_f$  from output back to input. Specifically, this might be a commongain A, with capacitance  $C_f$  from output back to input. This is a general theorem which will help us analyse the behaviour of a common-emitter





The circuit is straightforward to analyse - sum currents at the input node:

$$\frac{c_s - A}{R_s} + j\omega C_f \left( v_o - \frac{v_o}{A} \right) = 0 \text{ which simplifies to}$$

$$v_o = \frac{-A}{1 + j\omega C_f (1 + A) R_s}$$

replaced by a capacitor of (I + A) times its value connected from the input to ground. The standard operational amplifier integrator is of course the limiting case of this as  $A \to \infty$ . response is exactly the same as that of the second diagram where the feedback capacitance has been This has a break point at a frequency set by the product of  $R_s$  and a capacitance of  $(I + A)C_f$ . The

# High frequency response of a common emitter amplifier with a resistive load

dominant response can be derived more simply using Miller's theorem The equivalent circuit of a single common-emitter stage is in the diagram below. The load resistor is  $R_L$ . A full analysis gives a quite complicated transfer function (try it if you want), but the



capacitance  $C_{cb}$  is replaced by a capacitor of  $C = (I + g_m R_L)C_{cb}$  connected from b' to emitter, as discussion of the Miller effect above. According to the Miller theorem, the collector-base shown in the following circuit. The transistor can be treated as an amplifier of voltage gain  $-g_mR_L$ , which is the gain A in the



It is easy to show that the transfer function is now given by

$$\frac{\mathbf{v}_{0}}{\mathbf{e}_{S}} = -g_{m}R_{L} \frac{r_{\kappa c}}{R_{c} + r_{b \nu}} \frac{1}{1 + j\omega(C_{b \cdot c} + (1 + g_{m}R_{L})C_{c,b})(r_{\kappa c} \parallel R_{c})}$$

The high frequency break point is at

$$\omega = \frac{1}{(C_{b'e} + (1 + g_m R_L)C_{cb'})(r_{b'e} || R_s)}$$

point frequency. A voltage-driven amplifier has a bigger bandwidth than a current-driven one. also see that the break point depends on the source resistance - the lower this is, the higher the break  $g_m R_L$ ) » 1, with the result that the effect of  $C_{cb'}$  will dominate the base-emitter capacitance. We It is quite reasonable to assume that for a reasonable value of collector current (and hence  $g_m$ ), (1 +

transistor whose parameters we analysed previously, and fed from a source with resistance 10kΩ. which determines the high frequency response. Consider a single stage amplifier using the 2N3904 An example will help to show what happens, and confirm that in such a circuit it is usually C<sub>cb</sub>,



 $V_{CE}$  at 10V so we know  $r_{b'e} = 3110\Omega$ ,  $C_{cb'} = 1.6$  pF and  $C_{b'e} = 19.6$  pF as before. At  $I_C = 1 \text{ mA}$ ,  $g_m \text{ is } 40 \text{ mA/V}$ . The biassing components set  $I_C$  at ImA, and

The two factors in the expression above for the high frequency break point are now:-

$$C_{cb'} + (I + g_{m}R_{L})C_{cb'} = 19 + 121 \times 1.6$$
  
= 212.6 pF  
and  $r_{b'e} | 1R_{s} = 31102 | 110k\Omega = 2.37k\Omega$ .

so the break-point frequency is

 $2\pi \ \ 212.6 \text{pF} \times 2.39 \text{k}\Omega \ \ \text{Hz} = 316 \text{ kHz}.$ 

would therefore have to be included in the model if  $R_s$  was small. If the resistance  $r_{bb}$  had been included, it would simply have added to  $R_s$  in these calculations and

27

achieves this If the collector fed into a low impedance (that is, the following stage was current driven), the multiplied by the Miller effect. This is the result of a large voltage swing at the transistor collector. voltage swing there would be small, and the Miller effect should be removed. The next circuit We see from the calculation that the dominant term in the total capacitance is that due to  $C_{cb}$ .

### The cascode circuit

from first year design, build and test. For clarity it is shown here without biasing components. This is a commonly used two transistor high-frequency amplifier circuit - you may remember it



connects to the emitter of a second transistor  $T_2$ , whose base is held at a constant voltage – T<sub>2</sub> is a common-base stage. before. The collector of  $T_I$ , however, transistor  $T_I$ , as it did to the single transistor The input goes to the base of the bottom

current of  $T_I$  to change as The input voltage causes the collector

 $i_C = g_{im}v_{im}$  (incremental values again)

and this current goes into T2 emitter and voltage  $-g_{m}R_{L}v_{in}$  appears across  $R_{L}$ . flows through to its collector. The output

of  $T_l$  is therefore just  $2v_{in}$  - we have the Miller effect with A = 1. So  $C_{cb}$  here is gain of the amplifier. multiplied by just 2, rather than the whole  $T_I$ , changes by  $-\nu_{in}$ . The voltage across  $C_{cb'}$ voltage, and hence the collector voltage of by  $v_{in}$  to give the change in collector current T2's base-emitter voltage must also change as its base voltage is held fixed, its emitter

a negligible effect on high frequency response (remember  $C_{cb}$ ) is typically a few pF As the base of  $T_2$  is fixed in voltage (grounded for signals),  $C_{cb}$  appears in parallel with  $R_L$ , with

high frequency break points at  $\frac{1}{2\pi} \frac{1}{C_{cb}R_L}$  and  $\frac{1}{2\pi} \frac{1}{2C_{cb}(R_s \parallel R_{bre})}$ full analysis takes a few lines of calculation, but brings out the results we have reached simply -So this is a circuit which gets round the effect of  $C_{cb}$  in limiting the high frequency response. A

### Long-tailed pair

across an impedance in the collector circuit of the other transistor. fed to the base of one transistor whose collector is grounded to a.c. and the output is developed The long-tailed pair can also be used to avoid the Miller effect on  $C_{cb}$ , if a single-ended input is

### Radio-frequency amplifiers

superheterodyne receiver, might have a parallel resonant circuit as the collector load in order to give A radio frequency amplifier, for example an intermediate frequency amplifier stage in a

> collector load, the feedback would now be positive at some frequency, leading to oscillation. The from collector to base via  $C_{cb}$  the same way that we have seen. However, because of the resonant a bandpass response. If such a stage was made with a single transistor, current would be fed back

cascode circuit again gets round this - in fact the circuit was first used (with thermionic valves) in

# Emitter follower with a capacitive load

emitter capacitance,  $C_{b,c}$  that is responsible for this, and that under certain conditions the input circuit will surprisingly begin to oscillate at a high frequency. We shall see that it is the baseimpedance of the emitter follower can behave oddly. problems, but sometimes, if a small capacitance is connected to the emitter follower output, the isolate a source with a relatively high output impedance from a load. It normally works without As we saw earlier, the emitter follower is usually thought of as a robust buffer circuit used to

amplifier. All was well as long as you connected the oscilloscope to the emitter follower via a amplifier, you had an emitter follower following the resonant circuit, buffering the output of the r.f. times I probe was used, with over 100 pF capacitance, often the circuit burst into violent times 10 probe (which adds only a few pF of capacitance to the emitter follower output) but if a You may remember, in the first year DBT, if you made a radio with a cascode radio frequency



output. The small-signal input voltage and current are components being omitted for clarity, with emitter resistor  $R_E$ , and with a capacitance  $C_E$  connected to the  $v_m$  and  $i_m$  respectively. The diagram shows an emitter follower, biassing

The incremental model for the circuit, using the simplified hybrid- $\pi$  transistor model, is:-



circuit to the right of it,  $v_m/i_m$ . This makes the calculaton easier. now appears across the input. We are going to calculate the input admittance of the circuit, which we can think of as the admittance of  $C_{cb}$  (which is purely imaginary) plus the admittance of the We see that as the collector is grounded for small signals, the collector-base capacitance,  $C_{cb}$ ,

construct a phasor diagram for the voltages and currents in the equivalent circuit. Starting with  $i_m$  as transconductance,  $g_m$ , is real, the current  $g_m v_{b'e}$  will have the same angle. The emitter current  $i_e$ reference,  $v_{be}$ , the voltage across the  $r_{be}$ ,  $C_{be}$  combination will be lagging and as the A straightforward way of seeing what is happening before we do the calaulation is to



with respect to  $i_e$ . The input voltage  $v_m$  is then the sum due to  $i_e$  flowing through  $R_E$  and  $C_E$  in parallel will lag is the sum of this and  $i_m$ , and the emitter voltage  $v_e$ ,

in the imaginary admittance of  $C_{cb}$ , the negative real admittance of the whole circuit is calculated by adding admittances, it is obvious that when the input a negative real part. This means that the input The diagram shows that  $v_m$  lags with respect to  $i_m$  by an angle  $\theta$ , which is clearly more than 90°, giving  $v_m$ part is unchanged. both also have negative real parts. Thinking in terms of impedance,  $v_m/i_{m}$ , and the input admittance,  $i_m/v_m$  will

a bit tedious) and shows  $Y_m$  to be:-Analysis of the equivalent circuit is quite easy (if

$$Y_{m} = \frac{i_{m}}{v_{m}} = \frac{1}{r_{hc} + R_{h} \left( l + g_{m} r_{hc} \right)} \frac{\left( l + j \omega C_{hc} P_{hc} \right) \left( l + j \omega C_{h} R_{h} \right)}{1 + j \omega \left( C_{hc} + C_{h} \right) \left( l + g_{m} r_{hc} \right)} \left| R_{h} \right|$$

$$\left( l + j \frac{\omega}{\omega} \right) \left( l + j \frac{\omega}{\omega} \right)$$

This expression is of the form 
$$Y_m = Y_0 \frac{\binom{l+j}{\omega_l} \binom{l+j}{\omega_2}}{\binom{l+j}{\omega_3}}$$
.

with phase 
$$arg(Y_m) = tan^{-1}\left(\frac{\omega}{\omega_t}\right) + tan^{-1}\left(\frac{\omega}{\omega_z}\right) - tan^{-1}\left(\frac{\omega}{\omega_z}\right).$$

act as an energy source, that is, it can cancel loss in a circuit connected to it. from the phasor diagram. The negative real part of the input admittance tells us that the input can 90°, making the real part of  $Y_m$  negative – in this case above about 900 kHz. This is what we saw 318 kHz and  $\omega_3 / 2\pi = 53$  MHz), there will be a range of frequencies where  $arg(Y_m)$  is greater than parameters from page 27, and taking  $R_E$  as 5 k $\Omega$  and  $C_E$  as 100pF gives  $\omega_F/2\pi = 2.61$ MHz,  $\omega_2/2\pi =$ If  $\omega_3$  is significantly greater than  $\omega_1$  and  $\omega_2$ , (this is very likely – using the transistor

If a resonant circuit is connected to



Sometimes just stray

high frequency.

diagrams! Another article discussing emitter follower buffers with capacitive loads is 'Flat, Wideband Buffers' by D. de Lange (Electronics World 109 p. 19, October 2003). MHz) with this circuit. Unfortunately the article incorrectly refers to phasor diagrams as vector December 2000) describes some experiments in making very high frequency oscillators (~100 The article 'Negative Resistance Oscillator', by I. Hickman (Electronics World 106 p. 977.

### Field effect transistors

The high frequency performance of field effect transistors is limited in the same way by internal capacitances between drain and gate,  $C_{dg}$ , and between gate and source,  $C_{gs}$ . The Miller effect applies to the drain-gate capacitance in the same way as for bipolar transistors.

The equivalent circuit for a field effect transistor at high frequencies can be drawn:-



If bipolars are replaced with field effect transistors in the circuits we have considered, the behaviour of the circuits is qualitatively very similar. Analysis of the fet circuits tends to be somewhat less tedious, though, because of the simpler equivalent circuit (the resistor  $r_{b'e}$  has become an open-circuit).