# OPERATIONAL AMPLFIERS

# THE IDEAL OPERATIONAL AMPLIFIER



All the operational amplifier calculations you have done up to now have assumed the amplifier to be ideal with the following characteristics:-

- 1) Infinite differential gain, i.e.  $v_{OUT} = A v_{IN} = A(v^+ v^-)$  with  $A \to \infty$ . This leads to the assumption  $v^+ = v^-$ . The idealised transfer characteristic is as shown.
- 2) Zero common mode gain, i.e.  $v_{OUT} = 0(v^+ + v^-)$ .
- 3) Infinite input impedance, i.e. no current flows into either input.
- 4) Zero output impedance, i.e. the output voltage is independent of any load connected to the output terminal.
- 5) Infinite bandwidth. Zero phase shift at all frequencies.
- 5) Zero offset voltage zero input gives zero output (c.f. 1))
- Amplifier is noiseless

We can go a long way towards designing op-amp circuits using this ideal model, but circuit performance is ultimately limited by one or more of these idealisations breaking down. We will next look at a number of standard operational amplifier circuits, most of which you will have seen before, and which can all be analysed using the ideal amplifier assumptions.

## 1) Inverting amplifier and adder



$$v_{O} = -R_{F} \left( \frac{v_{1}}{R_{1}} + \frac{v_{2}}{R_{2}} + \frac{v_{3}}{R_{3}} \right)$$

With just one input this forms a simple inverting amplifier.

Input impedance is equal to  $R_1$  at the  $v_1$  input (similarly for the other imputs) and can be low if the stage has a high gain - for

example for a gain of 1000,  $R_F$  might be  $1M\Omega$  and  $R_I$  therefore  $1k\Omega$ . This might draw too much current from a previous stage, and a better arrangement might be to use a non-inverting circuit, followed, if necessary, by an inverter.

## 2) Non-inverting amplifier



$$v_{O} = \left(1 + \frac{R_{2}}{R_{1}}\right) v_{i}$$

The input here goes directly into the non-inverting op. amp input, so the input impedance is high and does not depend on the gain determining resistors.

#### 3) Unity gain buffer



This is a special case of the non-inverting amplifier with  $R_2=0$  and  $R_1=\infty$ . It has unity gain and very high input impedance.

#### 4) Integrator



$$v_O = -\frac{1}{CR} \int v_i dt$$

or, in the frequency domain,

$$\frac{V_0}{V_i} = -\frac{1}{j\omega CR}$$

#### 5) Differentiator



$$v_O = -CR \frac{dv_i}{dt}$$

or, in the frequency domain.

$$\frac{V_o}{V_i} = -j\omega CR$$

greatly, and, as we shall see when we look at stability, the circuit is likely to be unstable. Both problems can be solved by including a small capacitor in parallel with the resistor or a small resistor in series with the capacitor, both of which cause the gain to level off at high frequencies.

#### Limiting amplifier



This is an inverting amplifier with two back-to back zener diodes connected in parallel with the feedback resistor. The diodes will not conduct until the voltage across them reaches  $V_Z$  in either polarity. Because one diode is forward biassed, and the other is conducting in the reverse direction  $V_Z$  is (zener voltage + 0.7V). As the inverting input of the op.amp is always at 0V the diodes conduct when the output reaches  $\pm V_Z$  and prevent it exceeding this voltage.

## 7) Log and antilog amplifiers



For the transistor,  $i_C = I_0 \exp \frac{ev_{BE}}{kT}$ 

Also, 
$$i_C = \frac{v_i}{R}$$
 and  $v_O = -v_{BE}$ 

$$v_0 = -\frac{k\Gamma}{e} \ln \frac{v_i}{l_0 R}$$

The circuit only works for <u>positive</u> input voltages, and gives a <u>negative</u> output - a pnp transistor would give opposite polarities.



Similarly to the previous circuit,

$$v_O = I_0 R \exp \frac{e v_{BE}}{kT} = I_0 R \exp \frac{e(-v_i)}{kT}$$

i.e. an antilog function.

This circuit only works for <u>negative</u> input voltages, giving a <u>positive</u> output. Again, using a pnp transistor would give opposite polarities.

Log and antilog circuits can obviously be used in combination for multiplication - take logs of two signals, add them then take antilog.

It is also possible to make an amplifier with a variable power law,  $v_0 = (v_i)^n$ :



Here, the first part of the circuit gives an output  $-\frac{kT}{e}\ln\frac{v_i}{l_0R}$ , which is then amplified (for n > 1) or attenuated (for n < 1). Obviously, for reliable performance of such a circuit, the two transistors should be a matched pair, and should be at the same temperature. Integrated circuits carrying out this function are available (the attenuation or amplification is done externally).

## 7) Differential input amplifiers



This is the simplest differential amplifier, and relies on accurate resistor matching  $\begin{pmatrix} R_2 = R_4 \\ R_1 = R_3 \end{pmatrix}$  for good common mode rejection.

In this case, 
$$v_0 = \frac{R_2}{R_1}(v_2 - v_1)$$
,

i.e. common mode gain is zero and CMRR is infinite. However, this is severely

degraded by even a very small error in resistor matching. A possible solution is to make one of the resistors variable by a small amount, and then adjust it to give best common mode rejection. However the circuit still has the problem that the output resistance of the sources adds to R<sub>1</sub> and R<sub>2</sub> which can also upset the matching. The input resistance is not very high, either.

The instrumentation amplifier overcomes these problems. The second stage is identical to the one we have just seen, but the first has a differential mode gain of  $\left(1+\frac{2R}{R_X}\right)$  (easily shown) and a common mode gain of 1 (put  $v_1=v_2$  to calculate it). So the CMRR of this stage is equal to the differential gain, and the CMRR of the whole amplifier is the CMRR of the second stage multiplied by this factor. A further advantage is that the inputs go straight into op. amp inputs, making the input impedance high.

Instrumentation amplifiers are made integrated in a single package, with terminals to connect RX externally to set the gain:-

## REAL OPERATIONAL AMPLIFIERS

#### 1) Input offset voltage

Because of mismatching between components on the two sides of the input differential pair amplifier, the amplifier will not give zero output for zero input voltage. The input offset voltage is the input voltage which does give zero output. It can be represented as a voltage source in series with the input of an ideal operational amplifier.



For general purpose op. amps  $V_{OS}$  can be up to 10mV. Special, laser trimmed amplifiers can have  $V_{OS}$  as low as  $10~\mu\text{V}$ , but, of course cost more. If the amplifier is used in a circuit with d.c. gain,  $V_{OS}$  appears, added to the signal and amplified, at the output. For example, imagine a x  $101~\mu\text{m}$  non-inverting amplifier made with an op.amp which has an offset of 5mV.



The offset voltage has been amplified to more than 0.5V at the output.

Most op. amps have provision for an 'offset nulling' adjustment, with an arrangement something

37

like in the diagram, to eliminate the offset voltage by slightly altering the balance between the currents in the two sides of the input differential amplifier (diagram a)).



However, a drawback of using this adjustment can increase the temperature coefficient of Vos, and thus make it more sensitive to temperature changes. If the offset has to be nulled, and the worsened temperature coefficient due to this method is unacceptable, a better way of doing it is to add in an adjustable external voltage. One possible way of doing this is shown in diagram b), where adjusting the potentiometer effectively adds about ±15mV at the input. The 100κΩ resistor is high enough to have a negligible effect on the gain - as far as the signal is concerned it, plus the Thevenin resistance seen at the slider of the potentiometer, appears in parallel with the 100Ω resistor, making around 0.1% difference.

A better way (but more expensive) of eliminating the effect of offset voltage and the need for an adjustment is to use one of the very low offset op. amps.

## 2) Input bias current, input offset current

The inputs of an operational amplifier are usually the two sides of a long-tailed pair, the bases if the pair are bipolar transistors, or the gates in the case of field effect transistors. These will take a d.c.input current, either base current or gate current, and this is called the input bias current. It can be modelled by two current sinks I<sub>+</sub> and I<sub>-</sub>, on the non-inverting and inverting inputs respectively, of the ideal amplifier.



Bias current  $I_B = \frac{I_+ + I_-}{2}$ , and offset current  $I_{OS} = I_+ - I_-$ .

So 
$$I_+ = I_B + \frac{1}{2}I_{OS}$$
,  $I_- = I_B + \frac{1}{2}I_{OS}$ .

FET input stages have very low  $I_B$  and  $I_{OS}$  - typically a few pA. Bipolars have higher values (they need base current), for example in the 741 (rather outdated now)  $I_B \approx 500$ nA,  $I_{OS} \approx 200$ nA.

These currents flow through the resistance of the circuitry connected to each input, and the resulting voltage drops appear as voltages at the two amplifier inputs. Assuming  $I_+ = I$ . (so  $I_{OS} = 0$ ), these voltages will be equal, and so will cancel, if the resistances seen by the two inputs are the same. This might be an appropriate design rule for bipolar op. amps to minimise errors due to the bias currents - obviously, though,  $I_{OS}$  will  $I_{OS}$  will  $I_{OS}$  and there will still be some offset voltage caused by this. So we should modify the design rule, to make the resistances seen by the inputs not only equal, but small enough so that the voltage due to the offset current is negligibly small.

As examples, consider respectively inverting and non-inverting amplifiers, the non-inverting amplifier being a.c. coupled:-



In the inverting amplifier, the resistance seen by the inverting input is  $R_1 \parallel R_2$ , and  $R_3$ , equal to this, should be included in series with the non-inverting input. If the source were coupled to this amplifier through a capacitor, then the inverting input would see just  $R_2$ , which would be the value for  $R_3$ . In the non-inverting amplifier, the condition is again  $R_3 = R_1 \parallel R_2$ . Of course, here, a resistor is necessary in the  $R_3$  position in any case to provide a path for L.

With FET op. amps, because of their minute bias currents, it is seldom necessary to take these precautions unless the circuit resistances are extremely high (>>  $IM\Omega$ ), and, in the inverting amplifier,  $R_3$  could be left out.

Some modern high performance bipolar op. amps have extra circuitry to provide the bias current internally.

#### Input impedance



The input impedance of a real op.amp is not actually infinite, so a current  $i_{\rm in} = \frac{V_{\rm i}}{Z_{\rm in}}$  will flow as a result of  $v_{\rm i}$ .  $Z_{\rm in}$  will usually be a resistance (perhaps around  $IM\Omega$  for a bipolar amplifier, and  $IM\Omega$  for one with a FET input stage) and  $IM\Omega$  to the input impedance is

a capacitance (usually a few pF) in parallel. The current which flows into the input impedance is completely separate from the bias current.

#### 4) Frequency response

For all op. amps, the actual gain is far from the ideal of being very large at all frequencies. The high frequency response of any complex amplifier is going to be limited by the effects of capacitances associated with the individual transistors and stray circuit capacitances. Because the op. amp operates with feedback, it is necessary, for stability, to limit further the gain at high

frequencies by deliberately introducing a pole (the so-called 'dominant pole') into the amplifier response at quite a low frequency (around 100Hz in general purpose amplifiers). We will look at this in detail later.

39

#### Slew rate



The slew rate is the maximum rate, in volts per second (volts per microsecond in practice) at which the output of the amplifier can change. It is usually set by the current available internally to charge and discharge the capacitor which sets the

dominant pole in the open-loop frequency response. The slew rate is a <u>large signal</u> parameter, and should not to be confused with the frequency response, which is measured with output amplitude kept low enough that the slew rate limit is not reached. As the slew rate is approached the maximum undistorted amplitude the amplifier can deliver depends on the frequency - the higher the frequency the smaller the amplitude. If the rate of change of the signal is too large, the output degenerates into a triangular wave with gradients equal to the slew rate.

## 6) Output current, output impedance





Unlike the ideal op. amp which has zero output impedance, real amplifiers have output resistance of a few ohms or tens of ohms - the output stage might be some kind of complementary emitter follower, probably with emitter resistors.

If the amplifier feeds a capacitive load  $C_L$ , this and  $R_{out}$  put a pole into the feedback loop at  $\omega_p$ 

 $= R_{out}C_L$ , which can threaten stability:-

$$v_O = \frac{1}{1 + j\omega} \frac{1}{C_L R_{out}} Av_{in}$$
 so as  $\omega \to \infty$ , phase shift  $\to -90^{\circ}$ 

A useful trick in this case is to connect the load through a small ( $10\Omega - 100\Omega$ ) resistor,  $R_x$ . Without  $R_x$ , the response falls at -20dB/decade above  $\omega_p$ , with phase shift approaching -90°, but with  $R_x$ , the response (to the point where the feedback is connected) has a downward step, with phase lag which returns to 0° at high frequencies:-

$$v_{feedhack} = \frac{1+j\omega \ C_L R_x}{1+j\omega \ C_L (R_x+R_{out})} \ Av_{in} \quad \text{-phase returns to 0° as } \omega \ \to \infty$$

The output stage cannot deliver unlimited current to a load - indeed current limiting circuitry is built in to prevent excessive power dissipation in the output transistors. The data sheet will specify the maximum positive and negative current the amplifier can deliver, and this will, of course, put limits on the load that may be connected to it.

6

# FREQUENCY RESPONSE AND STABILITY

From control theory, we know that frequency response and stability of a feedback system are inextricably linked. Operational amplifier circuits are feedback systems - it is their closed-loop behaviour that we set with the feedback components. In designing an amplifier it is necessary to be able to predict its frequency response, and to be sure that the system will be stable. It can be all too easy to make a 1MHz oscillator when a well behaved amplifier was intended.

Consider a basic amplifier circuit with feedback:-



 $A_{VOL}$  = amplifier open-loop gain (now no longer assumed infinite)

 $\beta$  = feedback factor (this can be complex)

Obviously, the closed-loop gain 
$$A_{VCL} = \frac{A_{VOL}}{1 + \beta A_{VOL}} \approx \frac{1}{\beta}$$
 for  $\beta A_{VOL} >> 1$ .

As in a control system it is the <u>loop gain</u>,  $\beta A_{VOL}$ , which determines stability, and the Nyquist criterion predicts that the system will oscillate if

$$1 + \beta A_{VOL} = 0$$
, that is  $|\beta A_{VOL}| = 1$  and arg  $(\beta A_{VOL}) = -180^{\circ}$ 

BAYOL

Remember that for stability the Nyquist criterion requires that

$$|\beta A_{VOL}| < 1$$
 when  $arg(\beta A_{VOL}) = -180^{\circ}$ 

or 
$$\arg (\beta A_{VOL}) > -180^{\circ} \text{ when } |\beta A_{VOL}| = 1$$

The phase margin  $\phi_m = \arg{(\beta A_{VOL})} - (-180^{\circ})$  at the frequency where  $|\beta A_{VOL}| = 1$ , and for stability,  $\phi_m > 0$ . A phase margin of  $\approx 90^{\circ}$  will give a slightly overdamped step response, and as  $\phi_m$  decreases, the damping decreases and the response becomes progressively more oscillatory

Now , we know  $A_{VCL} = \frac{A_{VOL}}{1 + \beta A_{VOL}}$  gives the closed loop gain, and we can get its asymptotes on

a Bode diagram by looking at the two limiting cases:-

$$\beta A_{VOL} >> 1$$
 when  $A_{VCL} \rightarrow \frac{1}{\beta}$ 

 $\beta A_{VOL} << 1$  when  $A_{VCL} \rightarrow A_{VOL}$ 

These are plotted as the coarse dotted lines on the Bode diagram here, which is for an ideal amplifier with just one high frequency break point at frequency f<sub>b</sub>.



To predict the stability, we are interested in the behaviour of  $\beta A_{VOL}$  (the loop gain), and Nyquist requires that when  $|\beta A_{VOL}| = 1$ ,  $arg(\beta A_{VOL}) > -180^\circ$ . In the Bode plot,  $|\beta A_{VOL}|$  is the distance between  $|A_{VOL}|$  and  $\frac{1}{\alpha}$ , shown by the double-arrowed lines.

For frequency responses of the type we are likely to encounter with most amplifier circuits (minimum phase responses), there is a definite relationship between amplitude and phase responses. A +20dB/decade slope in the amplitude response always corresponds to 90° phase lead, and a -20dB/decade slope corresponds to 90° phase lag. So the phase margin can be estimated from the difference in slopes of |Avol| and  $\frac{1}{\beta}$  at their intersection (which must be where  $|\beta Avol| = 1$ ). In

the diagram this is 20dB/decade, (and would be for all values of  $\beta$ ), so the phase margin is always 90° and this amplifier would be stable for all closed-loop gains. The closed-loop bandwidth  $f_c = \frac{f_0}{A_{VCL}}$  where  $f_0$  is the frequency where  $|A_{VOL}| = 1$ , the unity gain frequency of the amplifier.

Actual operational amplifiers can have three or more breakpoints (due to capacitances - mainly in transistors - in different parts of the circuit) before  $|A_{VOL}|$  reaches 0dB and the closed-loop amplifier becomes more unstable as  $A_{VCL}$  is reduced (i.e.  $\beta$  increased). The following Bode diagram is for such an amplifier, and shows that the range of closed-loop gains at which it could be used would be quite limited. In practice, satisfactory transient response would be obtained only for gains greater than  $\approx A_{VCL1}$ .

ones already there. we will be looking at soon), to introduce an extra breakpoint at a much lower frequency than the usually from collector to base of the second stage transistor (the 10pF capacitor in the LF351 which The problem is solved by dominant pole compensation. A capacitor is added in the op. amp-



line shown intersects the compensated open loop gain at -20dB/decade, but intersects the We can see in the Bode plot that the closed loop gain can now be lower than it was before. The

β

closed loop bandwidth would be fc3. would have to be at a lower frequency as shown by the dotted line. In this unity gain case the uncompensated line at -60dB/decade where it would without doubt have been unstable. The amplifier still could not be used at unity gain - in order for this to be possible the dominant pole

the closed loop bandwidth would be reduced to f<sub>c4</sub> - smaller than with the less severe amplifier is an academic point, though, as an unstable amplifier is not much use! If the dominant compared with fc1 (uncompensated). The closed-loop bandwidth with the uncompensated compensation. pole was at the frequency to allow unity gain operation, and the amplifier used at the gain AvcL. The penalty paid for stability is reduced closed-loop bandwidth, which is fc2 (compensated)

## Non-inverting and inverting configurations



 $Z_1 + Z_2 =$ 

In the inverting arrangement, the circuit topology is identical, with just the point at which the input is applied changed: the non-inverting input of the amplifier is now earthed, and the input is applied between the bottom of  $Z_1$  and earth. Because the circuit is the same,  $\beta \ (= \ \frac{Z_1}{Z_1 + Z_2})$  is the same.

input applied here for non-inverting

We now see that, for the inverting arrangement,

$$\begin{pmatrix} v_{O} \\ v_{i} \text{ Inverting} \end{pmatrix} = -\frac{L_{2}}{Z_{1}} = 1 - \begin{pmatrix} v_{O} \\ v_{i} \text{ Inoninverting} \end{pmatrix} = 1 - \frac{1}{\beta}$$

## Commercially available operational amplifiers

use down to unity gain. The LF351 has  $f_0 = 4MHz$ . Clearly this means that at higher closed-loop penalty we pay for convenience - having one cheap op. amp which is as versatile as possible. gains the bandwidth is less than it could be if the compensation were changed, but this is the General purpose op. amps such as the LF351 and the older 741 have internal compensation for

gain greater than 1, meaning that for a given gain the bandwidth is greater than it would have been Other types are compensated so that they will operate stably only down to a certain closed-loop

with unity gain compensation. These are described as 'decompensated'. Examples of a pair of otherwise similar op. amps differing in only in their compensation are the OPA627 (unity gain compensated,  $f_0 = 16MHz$ ) and the OPA637 (minimum closed-loop gain = 5,  $f_0 = 60MHz$ ). There are many other similar families. The open-loop responses of the OPA627 and OPA637 are compared here.







There are some op. amps where the compensation is provided by external capacitors and resistors (e.g. the NE531). This is the most flexible arrangement, but at the expense of complexity and the need for extra components. The plot here, taken from the data sheet for the NE531, shows the closed-loop response for different closed-loop gains, with a different value of compensation capacitor for each gain. Notice how the high frequency asymptotes are different for the different capacitors.

In general, op. amps are made so that they are as versatile as possible and can be used off the shelf in as many applications as possible. If an amplifier is being designed specifically for a particular application with a particular closed-loop transfer function, though, then the compensation would be optimised for that to achieve the best possible performance.

## Stability of the differentiator circuit





We are now in a position to see why the op. amp differentiator is intrinsically unstable. To investigate its stability, put  $v_i = 0$ , by shorting the input (right-hand diagram) and calculate  $\beta$ :-

25

$$\beta = \frac{v}{v_0} = \frac{1}{1 + j\omega CR}$$
 so  $\frac{1}{\beta} = 1 + j\omega CR$ 

This is plotted in the Bode diagram along with the amplifier open-loop response which, for clarity, has been assumed to have just a single breakpoint followed by a -20dB/decade rolloff. It is clear that the where the two lines intersect the difference in their slopes is -40dB/decade, so the phase, at loop gain unity will be approaching -180°. At best the closed-loop response will be very underdamped, and the effect of higher frequency lags (which will certainly be there in a real amplifier) will be to increase the phase lag and make it unstable.



If a resistor R<sub>c</sub> is put in series with the capacitor,



and this is plotted on the right-hand Bode diagram. As long as the frequency  $2\pi CR_c$  is low enough, the asymptotes intersect with a slope difference of 20dB/decade, and the system is stable. If we knew  $f_0$ , we could estimate the value of  $R_c$  for a particular phase margin. It is easy to show that a similar result is achieved by putting a capacitor  $C_c$  in parallel with the resistor R.

The closed -loop response with compensation is

$$v_{O}$$
 = -  $j\omega CR$  compared with  $v_{O}$  = - $j\omega CR$  for the ideal differentiator.  $v_{i}$  = - $j\omega CR$ 

So now the circuit operates as a differentiator only for frequencies less than  $\omega = \frac{1}{CR_c}$ 

# TYPE LF351 OPERATIONAL AMPLIFIER

The LF351 is a general purpose operational amplifier with FET input. It has come to replace the older 741 generation of op. amps - it has a wider bandwidth, and the FET input gives it a higher input impedance. By looking at the information provided on the manufacturer's data sheet we will analyse as much of the circuit as we can.

The simplified circuit diagram gives the basic structure of the circuit. A differential pair of JFETs, with a current mirror load feeds a common emitter amplifier stage, with a capacitor from collector to base to introduce a dominant pole into the frequency response. This stage has a constant current load and is then connected to a complementary emitter follower output stage.



We shall now look at the detailed circuit diagram and separate the various functional blocks of the

47

## Detailed Schematic



## Current sources to provide bias



which may be anything between 8V and current source providing a constant are independent of supply voltage. performance of the op.amp - e.g. its gain) device operating currents (and hence the for current mirrors supplying the various 36V. As I<sub>2</sub> forms the reference current V<sub>CC</sub> - V<sub>EE</sub>, the total supply voltage, drop 0.6V, 2.6V is left across R<sub>4</sub>, making about 6.4V above VEE. If D<sub>1</sub> and D<sub>2</sub> each Q<sub>15</sub> base 7V above V<sub>EE</sub> and Q<sub>15</sub> emitter current I<sub>1</sub>, which feeds the zener diode Z<sub>1</sub>. J<sub>3</sub> is a p-channel FET connected as a parts of the circuit this ensures that the  $I_2$  about 260μA.  $I_2$  is independent of If the zener diode is about 7V, this sets

as follows:-The different current mirrors work from I2

 $D_2$  and  $Q_{18}$  mirrors  $I_2$  to give constant  $I_5$ D<sub>2</sub> and Q<sub>19</sub> mirrors I<sub>2</sub> to give constant I<sub>4</sub>

carrying half of  $I_2$ , so  $I_6 = 130 \mu A$  and the current in Q<sub>15</sub> and Q<sub>12</sub> is also 130µA. D<sub>1</sub> and Q<sub>16</sub> form a current mirror, each

Q<sub>13</sub> and Q14 form a Wilson current mirror Q<sub>12</sub> mirrors this 130µA to give constant I<sub>3</sub>

controlled by  $I_6$  to give  $I_7 = 130\mu A$ . A Wilson mirror is probably used here to ensure good CMRR in the input stage

#### 2. Input stage



each transistor will thus be only  $\approx 65\mu A$ , so that  $g_m$  will be low, perhaps around 250µS (gm in a JFET gets less as pair, with tail current  $I_7 \approx 130 \mu A$ . The drain current in In is reduced - check this from the square-law expression). J<sub>1</sub> and J<sub>2</sub> are p-channel JFETs, and form a long-tailed

input  $v_{in} = (v_+ - v_-)$  is applied, then the drain current of J<sub>1</sub> at Q<sub>3</sub> collector. If a differential Q2, Q3 and Q1 form a current mirror load that reflects

$$i_2 = \frac{g_m}{2} v_{in}, \quad i_1 = -\frac{g_m}{2} v_{in}$$

doubles the gain over that with a simple load. output current  $i_3 = i_2 - i_1 =$ The current i<sub>1</sub> is reflected at the collector of Q<sub>3</sub>, so the gmvin. The current mirror

resistors of  $Q_2$  and  $Q_3$  by a small amount, varying the balance of the currents in  $J_1$  and  $J_2$ . This is to correct input offset voltage due to transistor mismatch. The  $10k\Omega$  balance potentiometer varies the emitter

#### س Second stage



impedance load for Q5. Darlington pair. The current source Q<sub>12</sub> is a high Q4 and Q5 form a high current gain pair, similar to a

jωC<sub>c</sub> and the voltage (incremental) at Q<sub>5</sub> collector will be  $v_4 =$ Because of the high current gain, the input resistance at the base of Q<sub>4</sub> will be very high, so at all but the lowest frequencies, there will be an easier path for  $i_3$  through  $C_c$ , 3

voltage output v4 will be given by 14 flowing into the input resistance of the following stage. so i<sub>3</sub> flows into Q<sub>4</sub> base and then i<sub>4</sub> = - h<sub>fe4</sub>h<sub>fe5</sub> i<sub>3</sub>. The At low frequencies and d.c., the reactance of Cc is high

#### 4. Output stage



between Q<sub>8</sub> and Q<sub>9</sub> bases will be about 1.2 -1.3V pair, working in class AB with Q6 and Q7 providing Q<sub>8</sub> and Q<sub>9</sub> form a complementary emitter follower quiescent current in Q<sub>8</sub> and Q<sub>9</sub> and also form part of bias to overcome crossover distortion - the voltage the protection circuitry. The 22 $\Omega$  and 30 $\Omega$  resistors are to stabilise the

(the condition given in the data sheet), the input resistance will be approximately  $h_{fe} \times 2k\Omega = 200k\Omega$ . hie is negligible in comparison. for the transistors is 100. Then, with a  $2k\Omega$  load The voltage gain of this stage is unity. Assume he

#### Protection

on and takes the base current away from Q<sub>8</sub>. the voltage across R<sub>5</sub> exceeds 0.6V, corresponding to an output current of  $\frac{0.6V}{22\Omega} \approx 27\text{mA}$ ,  $Q_{11}$  turns Positive output current limiting is provided by R<sub>5</sub> and Q<sub>11</sub>. (See the detailed circuit diagram). If

Negative output current limiting is slightly more complicated. An output current of  $\approx$  -20mA develops a voltage of 0.6V across  $R_6$  which turns on  $Q_{10}$ . The current in  $Q_{10}$  is mirrored by  $D_3$  and  $Q_{20}$  and this starves  $Q_4$  of base current.  $Q_{17}$  also takes the base current of  $Q_4$  if  $V(Q_4$  base) -  $V(Q_5$  collector) > 0.6V under overload which might arise if the common-mode input limit is exceeded.

The data sheet gives the current limits as 20mA and 18mA respectively

#### Open-loop gain



$$\underline{\text{As }\omega \to 0}, \ \frac{v_4}{i_3} = -h_{fc}^2 \times 200 k\Omega = -2 \times 10^9 \, \Omega \ \ (\text{taking } h_{fc} = 100)$$

So 
$$v_{out} = g_m v_{in} \times -2 \times 10^9$$
 giving  $\frac{v_{out}}{v_{in}} = 250 \times 10^6 \times 2 \times 10^9 = 5 \times 10^5$  (114dB)

The data sheet gives the d.c. gain as typically 10<sup>3</sup>.

$$As \omega \rightarrow \infty$$
,  $\frac{v_4}{i_3} = -\frac{1}{j\omega C_c}$ 

$$So \ v_{out} = gmv_{in} \ x \ -\frac{1}{j\omega C_c} \ giving \ \frac{v_{out}}{v_{in}} = -\frac{gm}{j\omega C_c} = -\frac{2.5 \ x \ 10^7}{j\omega} \ i.e. \ \left|\frac{v_{out}}{v_{in}}\right| = \frac{2.5 \ x \ 10^7}{\omega}$$

We see from this that the unity gain frequency is  $\omega_0 = 2.5 \times 10^7 \text{rad/s}$ , or  $f_0 = 3.98 \text{MHz}$  - it is given in the data sheet as 4 MHz!

Plotting these two asymptotes on a Bode diagram,



Thus the dominant pole is at about 8Hz, and the gain decreases continuously above this frequency. As the amplifier is be unity gain stable, we would not expect to see any higher frequency poles below about 4MHz.

From the data sheet:-



51

#### Slew rate

The slew rate is limited by the current available to charge the capacitor  $C_c$ . The voltage at the left hand end of  $C_c$  is almost constant at about 1.2V above  $V_{EE}$ , and the voltage at its other end is is equal to the output voltage. This means that  $\frac{dV_{Cc}}{dt}$ . So  $C_c \frac{dV_{out}}{dt}$  is equal to the current in  $C_c$ . The current into  $C_c$  comes from the input stage (i3 in the diagram of the second stage) and cannot exceed  $I_T$ , which is 130µA. So

$$\left(\frac{dv_{out}}{dt}\right)_{max} = \pm \frac{I_T}{C_c} = \pm \frac{130 \mu A}{10 pF} = \pm 13 V/\mu s \text{ as in the data sheet.}$$



A rectangular pulse would be distorted like this by slew-rate limiting.

When the amplifier slew rate limits, the output is no longer in the control of the input, and the feedback loop is temporarily broken.

Slew rate limiting determines the power bandwidth which is the highest frequency sine wave at which the amplifier can deliver its maximum voltage output swing. For a sine wave output signal  $v_{out} = V_p sin\omega t$  and  $\frac{dv_{out}}{dt} = \omega V_p cos\omega t$  - this has a maximum value  $\omega V_p$  at the sine wave's zero crossing

point. For no slew rate distortion, 
$$\omega V_p \leq \binom{dv_{out}}{dt}_{max}$$
 or  $2\pi f V_p \leq \binom{dv_{out}}{dt}_{max}$ 

Given that the maximum output voltage swing the LF351 can deliver (with power supplies of  $\pm 15V$ ) is  $\pm 13.5V$ , the highest frequency for no slew rate distortion will be

$$f_{max} = \frac{\left(\frac{dv_{out}}{dt}\right)_{max}}{2\pi V_p} = \frac{1}{2\pi} \frac{13V/\mu s}{13.5V} = 153kHz$$

This is in good agreement with the plot on the data sheet which suggests a full power bandwidth of a little over 100kHz.



At IMHz the maximum undistorted output is down to 2V peak.

The whole manufacturer's data sheet for the LF351 is reproduced on the following pages.



# LF351 Wide Bandwidth JFET Input Operational Amplifier

#### General Description

overall performance of existing LM741 designs ry. This feature allows designers to immediately upgrade the currents. The LF351 is pin compatible with the standard current and yet maintains a large gain bandwidth product amplifier with an internally trimmed input offset voltage (BI-FET IIIM technology). The device requires a low supply LM741 and uses the same offset voltage adjustment circuit. JFET input devices provide very low input bias and offset and a fast slew rate. In addition, well matched high voltage The LF351 is a low cost high speed JFET input operational choice.

and wide bandwidth. The device has low noise and offset low input bias current, high input impedance, high slew rate and many other circuits requiring low input offset voltage, The LF351 may be used in applications such as high speed are critical, the LF356 is recommended. If maximum supply voltage drift, but for applications where these requirements integrators, fast D/A converters, sample-and-hold circuits

Typical Connection

933

Simplified Schematic

9

(F35)

6

current is important, however, the LF351 is the better

#### **Features**

- Internally trimmed offset voltage
- Wide gain bandwidth Low input noise current
- High slew rate
- High input impedance Low supply current
- Low 1/f noise corner ■ Low total harmonic distortion A<sub>V</sub> = 10,  $R_L = 10k$ ,  $V_Q = 20 \text{ Vp-p}$ , BW = 20 Hz - 20 kHz

0.01 pA//Hz 4 MHz

13 V/µs

1.8 mA 10121

< 0.02% 50 Hz 2 μs

 Low input noise voltage Low input bias current

25 nV/√Hz

■ Fast settling time to 0.01%

10 mV

Lead Temp. (Soldering, 10 sec.) Storage Temperature Range Output Short Circuit Duration Metal Can

300°C

Input Voltage Range (Note 2) Differential Input Voltage Power Dissipation (Notes 1 and 6) Supply Voltage Operating Temperature Range

(MAX)

65°C to + 150°C 0°C to + 70°C Continuous 670 mW ± 15V + 30V 115°C

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. **Absolute Maximum Ratings** ± 18V

 $\theta_{\text{jA}} = 164^{\circ}\text{C/W}$  (Still Air)

H Package

N Package M Package 120°C/W

•

(400 LF/min Air Flow) 66°C/W

Soldering Information Small Outline Package Dual-In-Line Package θ<sub>IC</sub> 21°C/W Infrared (15 sec.) Soldering (10 sec.) Vapor Phase (60 sec.)

260°C

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering sur-215°C 220°C

ESD rating to be determined. face mount devices.

## DC Electrical Characteristics (Note 3)

| Symbol               | Parameter                          | Conditions                                                                           | M.   | Тур    | Max      | Units          |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------|------|--------|----------|----------------|
| Vos                  | Input Offset Voltage               | $R_S = 10 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$<br>Over Temperature          |      | υ      | 10<br>13 | m<br>Vm<br>Vm  |
| ΔV <sub>OS</sub> /ΔΤ | Average TC of Input Offset Voltage | $R_S = 10 \text{ k}\Omega$                                                           |      | 10     |          | υ^/νμ          |
| sol                  | Input Offset Current               | $T_j = 25^{\circ}C$ , (Notes 3, 4)<br>$T_j \le 70^{\circ}C$                          |      | 25     | 100      | n P A          |
| B                    | Input Bias Current                 | $T_j = 25^{\circ}C$ , (Notes 3, 4)<br>$T_j < \pm 70^{\circ}C$                        |      | 50     | 200<br>8 | n P A          |
| Riv                  | Input Resistance                   | T <sub>1</sub> =25°C                                                                 |      | 1012   |          | Ω              |
| Avol                 | Large Signal Voltage Gain          | $V_S = \pm 15V$ , $T_A = 25^{\circ}C$<br>$V_O = \pm 10V$ , $R_L = 2 \text{ k}\Omega$ | 25   | 100    |          | V/m/           |
| <b>V</b>             | Output Voltage Swing               | Vs = ± 15V, R <sub>1</sub> = 10 kΩ                                                   | ± 12 | ± 13.5 |          | <              |
| V <sub>СМ</sub>      | Input Common-Mode Voltage          |                                                                                      |      | + 15   |          | <              |
|                      | Range                              | V <sub>S</sub> = ± 15V                                                               | # #  | -12    |          | <              |
| CMRR                 | Common-Mode Rejection Ratio        | R <sub>S</sub> ≤10 kΩ                                                                | 70   | 100    |          | dВ             |
| PSRR                 | Supply Voltage Rejection Ratio     | (Note 5)                                                                             | 70   | 100    |          | dB             |
| 'n                   | Supply Current                     |                                                                                      |      | ı<br>D | 3        | m <sub>A</sub> |

1-43

See NS Package Number H08C Order Number LF351H

See NS Package Number M08A or N08E

Order Number LF351M or LF351N

TI /H/4648-1

TOP VIEW

BALANCE - OUTPUT Connection Diagrams (Top Views)

٩ TRIMMED

TRIMMED

Metal Can Package

BALANCE -

Dual-In-Line Package

NON INVESTING

Note Pin 4

## AC Electrical Characteristics (Note 3)

| 100             | היכטווסמו סוומו מסוכווסמוסס (ויסופט)                                                                                         | *Ore of                                                         |                           |               |     |                     |
|-----------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------|---------------|-----|---------------------|
| Symbol          | Parameter                                                                                                                    | Conditions                                                      |                           | LF351         |     | Units               |
| oyiiiooi        | a a a si a a a a a a a a a a a a a a a a                                                                                     | Containons                                                      | Min                       | Тур           | Max | Ç.                  |
| SR              | Slew Rate                                                                                                                    | V <sub>S</sub> = ± 15V, T <sub>A</sub> = 25°C                   |                           | 13            |     | V/µs                |
| GBW             | Gain Bandwidth Product                                                                                                       | VS-+15V, TA-25°C                                                |                           | 4             |     | MHz                 |
| <sub>0</sub> n  | Equivalent Input Noise Voltage                                                                                               | $T_A - 25^{\circ}C$ , $R_S = 100\Omega$ , $f = 1000 \text{ Hz}$ |                           | 25            |     | nV/ <sub>v</sub> Hz |
| ē               | Equivalent Input Noise Current                                                                                               | T <sub>j</sub> = 25°C, f = 1000 Hz                              |                           | 0.01          |     | pA/ <sub>v</sub> Hz |
| Note 1: For ope | Note 1: For operating at elevated temperature, the device must be derated based on the thormal resistance, $	heta_{ m JA}$   | t be derated based on the thermal re-                           | sistanco, $	heta_{ m JA}$ |               |     |                     |
| Note 2: Unioss  | Note 2: Unioss otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage | ative input voltage is equal to the nec                         | ative power               | opation yiqqu |     |                     |

Note 3: these specifications apply for  $V_S = 1.5V$  and  $0.9C \cdot I_A \cdot + 10^{\circ}C$ ,  $V_{1/S}$ ,  $I_1$  and  $I_{1/S}$  for measured at  $V_{1/A} = 0$ . And 4: the implicit probability of the implication of the implicit probability of

Note 6: Max Power Desipation is defined by the package characteristics. Operating the part near the Max. Power Desipation may cause the part to operate nutsets quaranteed limits Note 5: Supply unlarpresection ratio is measured for both supply magnitudes increasing or decreasing smultaneously in accordance with common practice. From 1.15V to 1.5V.



1-44

# Typical Performance Characteristics (Continued)

**Pulse Response** 

Small Signal Inverting













8 8 120 ě

:



TIME (2 µs/DIV)

TL/H/564B-6

II 34.5648 2

VOLTAGE GAIN

16 106 1086 PREQUENCY (Hz)

8

1K 10k 100k

Ē

FREQUENCY (Hz)

CMMR - 2010G PM + OPEN LOOP



18 X

SUPPLY VOLTAGE (+V) ŏ

0

REQUENCY (Hz)

SETTLING TIME (.a)

TL/H/5648-3

Open Loop Voltage Gain (V/V)



OUTPUT VOLTAGE SWING (5V/DIV)

Large Signal Inverting

TIME (0.2 ,/s/DIV)

11 /11/5648 4

170

Common-Mode Rejection Ratio

Power Supply Rejection Ratio

Vs - 16V



OUTPUT VOLTAGE SWING (50 mV/DIV)

#### **Application Hints**

source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. JFETs have large reverse breakdown voltages from gate to should be allowed to exceed the negative supply as this will the supply voltages. However, neither of the input voltages The maximum differential input voltage is independent of

The LF351 is an op amp with an internally trimmed input offset voltage and JFET input devices (BI-FET IITM). These







1-47

1-46

19847

will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the

Exceeding the negative common-mode limit on both inputs

reversal of phase to the output.

Exceeding the negative common-mode limit on either input will force the culput to a high state, potentially causing a cause large currents to flow which can result in a destroyed unit.

## Application Hints (Continued)

the amplifier in a normal operating mode. nmon-mode range again puts the input stage and thus

age equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. The amplifier will operate with a common-mode input volt-When the negative common-mode voltage swings to within forced to a high state. inputs exceed the limit, the output of the amplifier will be will not change the phase of the output; however, if both Exceeding the positive common-mode limit on a single input

The LF351 will drive a 2 k $\Omega$  load resistance to  $\pm$  10V over the full temperature range of 0°C to  $\pm$  70°C. If the amplifier ages loss than those may result in lower gain bandwidth and mal circuit operation on ±4V power supplies. Supply volt-The LF351 is biased by a zener reference which allows non-

'₹'\/ of the negative supply, an increase in input offset voltage

for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backboth positive and negative swings. Precautions should be taken to ensure that the power supply

Ultra-Low (or High) Duty Cycle Pulse Generator

Long Time Integrator

**Detailed Schematic** 

۷<sub>C</sub> Q

is forced to drive heavier load currents, however, an in-

voltage swing and finally reach an active current limit on crease in input offset voltage may occur on the negative

> the internal conductors and result in a destroyed unit. resulting forward diode within the IC could cause fusing of wards in a socket as an unlimited current surge through the

input to ground. the feedback pole by minimizing the capacitance from the input to minimize "pick-up" and maximize the frequency of dress, component placement and supply decoupling in or-der to ensure stability. For example, resistors from the cutput to an input should be placed with the body close to the As with most amplifiers, care should be taken with lead

times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time However, if the feedback pole is less than approximately 6 consequently there is negligible effect on stability margin. the expected 3 dB frequency of the closed loop gain and instances the frequency of this pole is much greater than put) to AC ground set the frequency of the pole. In many tance from the input of the device (usually the inverting inamplifier is resistive. The parallel resistance and capaci-A feedback pole is created when the feedback around any

#### 917 **O**3 TL/H/5648-9 0,0

• TOUTPUT LOW  $\simeq$  R2C /n  $\frac{2V_S - 7.8}{V_S - 7.8}$ • TOUTPUT HIGH  $\approx$  R1C / n  $\frac{4.8 - 2V_S}{4.8 - V_S}$ 

\*low leakage capacitor where V<sub>S</sub> ≈ V' + ¦V |

50k pot used for less sensitive V<sub>OS</sub> adjust

\*Low leakage capacitor

TL/H/564R-10

1-48

1-49

### Typical Applications



that: R2C2 - R1C1. high frequency pole. To compensate, add C2 such with feedback elements and creates undesirable plus any additional layout capacitance) interacts Parasitic input capacitance C1 > (3 pF for LF351



OUTPUT

LE321

Hi-Z<sub>IN</sub> Inverting Amplifier

# **CURRENT FEEDBACK OPERATIONAL AMPLIFIERS**

# A fundamental limitation of the conventional operational amplifier

Conventional operational amplifiers are essentially high gain voltage amplifiers with negative feedback defining the closed loop gain, and to a first order approximation the closed loop bandwidth is inversely proportional to the closed loop gain (the gain-bandwidth concept which we have seen in the previous section). We saw that this was an inevitable consequence of the dominant pole compensation which was necessary for stability.

The need for such compensation arises directly from the fact that in a high gain differential voltage amplifier there are large internal voltage swings within the device, usually at high impedance nodes such as transistor collectors. Collector-base capacitance in such transistors gives local frequency-dependent feedback, which tends to reduce gain, with an associated phase lag, as frequency increases. In a multi-stage amplifier this happens in each stage, giving a number of poles in the open loop response. The slew rate is also limited by the current available to charge and discharge the compensation capacitor.

Current mode operational amplifiers were first proposed as a solution to this limitation in the early 1980s, but the idea was slow to catch on, and devices were not being widely manufactured until later in the decade.

## Principle of the current mode amplifier

If the pin connections of a typical current mode amplifier are compared with those of a standard op-amp, the two appear very similar. Even circuits using the two kinds of amplifier look similar. Don't be misled - the two are actually very different in their construction and mode of operation.



The diagram shows the essential features of a current mode amplifier with external resistors connected to make a non-inverting amplifier. It comprises three sections. The first is a unity gain voltage buffer whose high impedance input is connected as the non-inverting input, and whose output forms the 'inverting input'. The current flowing through the buffer's output terminal is sensed by a current mirror ( the second stage) whose output feeds into an impedance Z<sub>T</sub> (which will usually be a resistor with some stray capacitance in parallel) and the resulting voltage appears, via a unity gain buffer (the third stage), at the output terminal. The philosophy of the design is that current is sensed in the input buffer, and the amplification takes place by the current mirror having

a large transfer ratio, and  $Z_T$  being large. There are no internal nodes with large voltage swings on them where collector-base capacitance would be important.

# Comparison between current mode amplifiers and conventional operational amplifiers

In the circuit of the previous section the output voltage vo is given by

$$v_0 = Z_{Ti_b}$$

Summing currents at the inverting input, where the voltage  $v_2$  is forced by the buffer between the inputs to be equal to the input voltage  $v_1$  gives

$$\frac{v_0 - v_1}{R_2} - \frac{v_1}{R_1} + i_b = 0$$

and if these two expressions are combined we get

$$\frac{v_0 - v_1}{R_2} - \frac{v_1}{R_1} + \frac{v_0}{Z_T} = 0$$

ading to

$$\frac{\mathbf{v}_0}{\mathbf{v}_1} = \frac{\mathbf{R}_1 + \mathbf{R}_2}{\mathbf{R}_1} \cdot \frac{\mathbf{Z}_T}{\mathbf{R}_2 + \mathbf{Z}_T}$$

Remembering that Z<sub>T</sub> is complex and a function of frequency and should so be written Z<sub>T</sub>(s), then

$$\frac{v_0}{v_1} = G \cdot \frac{Z_{T}(s)}{R_2 + Z_{T}(s)}$$
 where  $G = \frac{R_1 + R_2}{R_1}$ , the desired gain

and if  $R_2 \times Z_T$ ,  $\frac{v_0}{v_1} = G$  which is the same result as for an ideal conventional operational amplifier.

Now recall the results for a conventional op-amp with a frequency dependent open loop gain A(s)

As we saw before,



$$\frac{v_0}{v_1} = \frac{A(s)}{1 + \frac{R_1}{R_1 + R_2}} = \frac{A(s)}{1 + \frac{A(s)}{G}}$$

and when 
$$A(s) \gg G$$
,  $\frac{v_0}{v_1} = G$  as we know.

Both bold expressions for closed loop gain are of the form G multiplied by a frequency dependent term which arises from the open loop gain. Looking at their denominators (whose roots are the closed-loop poles), we see an important difference. In the case of the conventional op-amp, G appears in the denominator, meaning that if G is changed, the closed loop poles are also changed, the bandwidth unavoidably depends on the closed loop gain. In contrast, in the case of the current mode amplifier, only R<sub>2</sub> appears in the denominator - so if R<sub>2</sub> is kept the same, the frequency response remains the same whatever the value of R<sub>1</sub>. Therefore, varying the value of R<sub>1</sub> changes only the gain and does not affect the bandwidth.

The model we have used for the current mode amplifier is admittedly rather simplified and idealized and we shall refine it soon, but it has served to show the basic differences from a conventional operational amplifier. The key points to have emerged so far are

- Because of the different internal circuit topology, where gain is achieved by <u>current</u> rather than voltage amplification, the effect of device capacitances is minimized, with the result that the amplifier has a <u>wider open loop bandwidth</u>.
- 2) Because a <u>difference between currents</u> is taken at the 'inverting input', with the difference current forming the input to the amplifier, the voltage at this point is constant and equal to the input voltage (v<sub>2</sub> = v<sub>1</sub>) and so R<sub>1</sub> has no effect on the feedback current flowing through R<sub>2</sub>. This current is just \(\frac{V\_0 V\_1}{R\_2}\). Therefore R<sub>1</sub> plays no part in the feedback loop. In contrast, in a conventional op-amp circuit the voltage at the inverting input depends on the <u>ratio of R<sub>1</sub> and R<sub>2</sub></u> and so changing either resistor affects the loop gain.

The second point can be seen very clearly if the current mode amplifier circuit is redrawn in the form of a conventional feedback system:-



 $Z_T$  has been represented as a resistor  $R_T$  in and a capacitor  $C_T$  in parallel and forms the forward path of the feedback loop, with current feedback via  $R_2$ . The feedback current i<sub>2</sub> is subtracted from the input current i<sub>1</sub> at the 'inverting input' node. It is easy to see that  $R_1$  is outside the feedback loop, and merely affects the ratio of i<sub>1</sub> to  $v_1$  and hence the overall gain.

Analysis of this circuit gives for the voltage gain

$$\frac{v_0}{v_1} = \frac{R_1 + R_2}{R_1} \cdot \frac{R_T}{R_T + R_2} \cdot \frac{1}{1 + sC_T \frac{R_T R_2}{R_T + R_2}}$$

which of course is the same as would be obtained if the expression for  $Z_T$  were substituted in the equation in bold type in the previous section. If we take  $R_T * R_2$ , we get the interesting result

$$\frac{v_0}{v_1} = \frac{R_1 + R_2}{R_1} \cdot \frac{1}{1 + sC_T R_2}$$

The bandwidth is fixed just by the internal capacitance and R2.

This then is an important difference in circuit behaviour between current mode amplifiers and conventional operational amplifiers. The feedback resistor controls frequency response, and in practice there is usually a recommended value of R<sub>2</sub>. The gain can then be set with R<sub>1</sub>.

## Effect of follower output resistance

The model of the amplifier can be further refined by taking into account the output resistance of the unity gain buffer between the inputs. We are used to assuming that unity gain buffers have a negligibly low output resistance when they are made with op-amps. In current-mode circuits, to get

a wide bandwidth and avoid slew rate limitation, a simple complementary emitter follower is usually employed. The output resistance may well be a few tens of ohms (the manufacturers, Analog Devices quote 60Ω for the OP-160) and this needs to be included in the amplifier model, as in the following diagram



When this is substituted for the simpler model in the non-inverting amplifier circuit which we analysed previously, the expression for the voltage gain becomes

$$\frac{v_0}{v_i} = \frac{\frac{K_1 + K_2}{R_1}}{R_1} \frac{1}{1 + \frac{1}{R_1}} \left( R_0 \frac{R_1 + R_2}{R_1} + R_2 \right) + s \left( R_2 + \frac{R_1 + R_2}{R_1} R_0 \right) C_T$$

which, if R<sub>T</sub> » R<sub>0</sub> and R<sub>T</sub> » R<sub>2</sub> (quite realistic assumptions), reduces to

$$\frac{v_0}{v_i} = \frac{R_1 + R_2}{R_1} \frac{1}{1 + s \left(R_2 + \frac{R_1 + R_2}{R_1} R_0\right) C_T}$$

Comparing this with the expression in the previous section, we see that, in the time constant multiplying s,  $R_2$  has been replaced by  $R_2 + \frac{R_1 + R_2}{R_1} R_0$  which is  $R_2 + GR_0$ , G being the closed loop gain. Check the derivation of these expressions for yourself.

For small values of G, when GR<sub>0</sub> « R<sub>2</sub>, the result reduces, as we would expect, to that of the previous section, where R<sub>0</sub> was taken as zero. As G becomes larger, the second term in the bracket becomes significant, and the bandwidth does begin to reduce and is no longer independent of G. In reality, as we shall see when we look at data for an actual amplifier, for moderate closed loop gains, the falloff in bandwidth with gain is still very much less than with a conventional op-amp.

The frequency response is also modified by unavoidable stray capacitance from the 'inverting input' node to ground which effectively shunts R<sub>1</sub>, putting a zero in the closed loop response and causing the response to rise at high frequencies. This can sometimes be put to profitable use - see the frequency response plots of an actual amplifier.

# The internal circuit of a current mode amplifier

The diagram is taken from the manufacturer's data sheet for the National Semiconductors LM6181 and is a simplified version of the circuit of the device. The LM6181 is described as a '100 MHz current feedback operational amplifier'. The three sections of the circuit are labelled.



The input stage is a unity gain emitter follower arrangement, with T<sub>2</sub> and T<sub>4</sub> forming a class AB (it looks like a class B, but the details have probably been omitted) output stage to the 'inverting input'. For positive-going signals T<sub>2</sub> is fed from the non-inverting input via T<sub>1</sub>; the diode drops in the base-emitter junctions of these transistors cancel, giving approximately zero d.c. offset between input and output. Similarly for negative-going signals T<sub>4</sub> is fed from the input via T<sub>3</sub>, with base-emitter drops in T<sub>3</sub>, and T<sub>4</sub> cancelling.

Current flowing through the 'inverting input' is sensed by either the top current mirror ( $T_5$ ,  $T_6$ ,  $T_7$  and  $T_8$ ) or the bottom current mirror ( $T_9$ ,  $T_{10}$ ,  $T_{11}$  and  $T_{12}$ ). When current flows out of the 'inverting input' it is supplied through  $T_2$  and  $T_5$ , with  $T_8$  mirroring it to drive base current into  $T_{14}$  the top output emitter follower. At the same time, the increased current in  $T_7$  drives  $T_{15}$  which reduces the drive to  $T_{16}$ , the bottom output emitter follower. This 'push-pull' action gives an increased output slew rate. When current flows into the 'inverting input' the lower half of the transimpedance stage works in a similar (but opposite) way to turn  $T_{16}$  on and turn  $T_{15}$  off .

The transimpedance is formed by the output of the current mirror feeding into the input impedance of the output stage. As this stage comprises emitter followers, its input impedance is a multiple of the load connected to the output terminal, with the result that transimpedance is affected by the load. Amplifier characteristics in the data sheets are usually given for a specified load, therefore. Also the current mirror may possibly have a magnification, achieved by forming it with transistors of different areas.

# Some data for a typical current mode amplifier

This is all taken from the data sheet for the National Semiconductors LM6181

# FREQUENCY RESPONSE FOR DIFFERENT GAINS WITH THE SAME VALUE OF ${ m R}_2$



Responses are plotted for a range of gains from 1 to 10 inverting (the usual inverting circuit, with the input in series with the bottom of R<sub>1</sub> and the non-inverting input grounded). The value of R<sub>2</sub> is that recommended as optimum by the manufacturer. The response does vary, but very much less than it would with a conventional opamp. At a gain of -1 the -3dB point is at 100 MHz, and when the gain has been increased to -10 (by changing R<sub>1</sub>), the -3dB point has reduced to about 55 MHz. The bandwidth has reduced by a factor of less than 2 - with a conventional voltage feedback op-amp it would have reduced by a

# FREQUENCY RESPONSE WITH DIFFERENT VALUES OF R2



Here we see the response for a non-inverting gain of 2 for a range of values of  $R_2$ , from the optimum value of  $820\Omega$  up to  $1.5k\Omega$ . The bandwidth reduces as  $R_2$  is increased. The effect of reducing  $R_2$  below  $820\Omega$  is not shown - in fact it would lead to a response which peaked at the high frequency end before rolling off. This could be exploited to extend the bandwidth at higher gains - it could significantly reduce the droop in the above plot for a gain of 10, for example. See the third step response below.

# STEP RESPONSE WITH DIFFERENT VALUES OF R2

The first two plots are for a gain of 2, with  $R_2$  820 $\Omega$  and 1640 $\Omega$  respectively. The reduction in overshoot and increased rise time show the reduced bandwidth. The third plot (overleaf) is for a gain of 25, with  $R_2$  reduced to 500 $\Omega$ . The rise time is only slightly less than that for the lower gain.





Rr = 164011



Other circuits using current mode amplifiers

### UNITY GAIN FOLLOWER



Because the amplifier needs a feedback current proportional to its output voltage, the resistor  $R_2$  must be used even for a unity gain buffer (with a conventional op-amp, the output is tied directly to the inverting input). The resistor  $R_T$  defines the input resistance which might, for example, need to terminate a  $50\Omega$  or  $75\Omega$  line in a wide bandwidth system

### INVERTING AMPLIFIER



A current mode amplifier will operate as an inverting amplifier in the same circuit arrangement as a conventional op-amp. The voltage gain is

$$\frac{V_0}{V_1} = -\frac{R_2}{R_1}$$

and the input resistance is R<sub>1</sub>. Check these for yourself using the amplifier model. As in all the other configurations R<sub>2</sub> controls the bandwidth.

# A DESIGN EXAMPLE - INVERTING VIDEO AMPLIFIER

As part of a high definition tv system an inverting amplifier is required with a voltage gain of 5 to be inserted in a matched 75 $\Omega$  system. Its -3dB bandwidth must be at least 30 MHz.

The amplifier has to match the 75 $\Omega$  line at input and output. At the output, therefore it must have a 75 $\Omega$  resistor in series to define the output resistance and this forms a potential divider with the 75 $\Omega$  input resistance of the line. So for an overall gain of -5 the amplifier needs a gain of -10, which means that in the circuit  $R_2 = 10R_1$ .





The amplifier sees a load resistance of 150 $\Omega$ , and frequency response plots for this value when  $R_2$  = 820 $\Omega$  are reproduced on the left from the LM6181 data sheet. Notice the difference from those in the previous section which were for a load of  $10^{10}$  km this value of  $10^{10}$  km the response is about  $10^{10}$  down at 30 MHz, which meets the specification. For a gain of -10, therefore  $10^{10}$  km the specification. The input resistance of the basic inverting circuit would be equal to  $10^{10}$  km the saic inverting circuit would be equal to  $10^{10}$  km this value. RT and  $10^{10}$  km parallel have to equal  $10^{10}$  km  $10^{10}$  km 10

#### Capacitive feedback

With conventional op-amps a high frequency rolloff can be introduced by putting a capacitor in parallel with the feedback resistor R<sub>2</sub>. Integrators are made by replacing R<sub>2</sub> with a capacitor. With current feedback amplifiers the decreasing reactance of the capacitor with increasing frequency means that the feedback current goes on increasing (in theory indefinitely) as frequency rises, with a corresponding increase in loop gain. The loop gain is therefore likely to be greater than unity when loop phase lag (defined by the transimpedance lag plus additional high frequency lags due to spurious capacitances) reaches -180°, with resulting oscillation. So neither circuit is possible.

### TO LIMIT BANDWIDTH

If bandwidth is to be limited, this is most easily done by passing the signal through a separate R-C circuit at the input or output of the stage. For example, with the filter at the input, typical circuits for inverting and non-inverting amplifiers respectively might be



$$\frac{v_0}{v_1} = \frac{R_1 + R_2}{R_1} \frac{1}{1 + s C_B R_B}$$

(non-inverting)



$$\frac{v_0}{v_1} = -\frac{R_2}{R_1} \frac{1}{1 + s \frac{C_B R_1}{4}}$$
(inverting)

## TO MAKE AN INTEGRATOR

extra resistor in series with the inverting input, to stop the feedback increasing at high frequencies. This technique is described in the data sheet for the Analog Devices OP-160 current mode amplifier quite well as an integrator, and a square wave input gives the expected ramp output. Try deriving the transfer function for this circuit, and see if it agrees with the Bode plots given by the which is reproduced here. We can see that over a reasonable frequency range the circuit behaves manufacturers. It is possible to make an integrator with a current mode amplifier using the trick of putting an

#### OP-160

## USING CURRENT FEEDBACK OP AMPS IN INTEGRATOR APPLICATIONS

circuits, the feedback element is a capacitor whose impedance does vary with frequency. By definition then, integrator applications using current feedback amplifiers should be unstable. However, a simple trick, shown in Figure 22, enables high-speed, wide bandwidth current feedback op amps to be used in The small-signal model of a current feedback op amp shown earlier in Figure 3 assumes a non-varying value of feedback impedance. A non-varying feedback impedance ensures that the bandwidth of the amplifier does not extend beyond its 180° phase shift point and create unwanted oscillations. In integrator integrator applications.

has maximum bandwidth. At low frequencies,  $\mathbf{C}_{\mathbf{t}}$  adds to the overall feedback impedance. This lowers the amplifier's band-Resistor R<sub>i</sub> is placed between an artificial sum node and the inverting input of the amplifier. This resistor maintains a minimum value of feedback impedance over all frequencies. Although signal frequencies, the integrator capacitor, C<sub>1</sub>, is a short circuit; width but not enough to affect the integrator's performance the feedback impedance is equal to R<sub>F</sub> only and the amplifier



FIGURE 22: An Integrator Using a Current Feedback Op Amp

Figure 23 shows the gain and phase performance of the integra-tor. The integrator has the desired one-pole response for signal

#### $f_{c} >> 1/(2\pi R_{2}C_{1}) = 16kHz.$

A more strenuous test of integrator performance is the pulse response, ideally, this should be a linear ramp. The current feedback integrator's pulse response is exhibited in Figure 24. The response closely approximates the ideal linear ramp.



FIGURE 23: Gain and phase response of the integrator shows a one-pole response.



FIGURE 24: Pulse response of the current feedback integrator. f = 2MHz.

#### NOISE

## RREDUCIBLE ELECTRICAL NOISE

The noise with which we are concerned in this course is fundamental noise arising from the physical nature of electrical conduction mechanisms - it is due to the nature of the physical processes involved in conduction, and is therefore <u>irreducible</u>. Electrical noise is always present, and we shall see some ways of analysing its effect, and of minimizing it in certain situations. It is usually the limiting factor in determining whether a channel can convey information correctly and, ultimately, what is the weakest signal that can be detected in a particular system.

Noise is a <u>random</u> variation in current or voltage (or other signal), randomness implying a lack of repeatability. An oscilloscope trace of a noise signal, drawn in a few microseconds, may not be repeated in a lifetime. Consequently, statistics must be used to characterize a noise signal. Because the noise signal is the result of a vast number of independently varying contributions, it is described by Gaussian statistics. (See Connor, chapter 2). A noise signal is random, with zero d.c.mean, and so it is characterized in terms of a <u>mean square</u> voltage or current, equal to  $\sigma^2$  in the probability density function.

Three types of noise are important, thermal noise, shot noise and flicker noise.

## Thermal noise (Johnson noise)

In a conductor, the electrons which act as current carriers, are in thermal equilibrium with their surroundings, and are in random motion with energy which depends on the temperature of the conductor. Thermal noise is due to the currents (and hence voltages in a resistor) set up as a result of this random motion. The energies, and hence the velocities, of the electrons increase with temperature, and therefore the noise voltage or current increases with temperature; at absolute zero there is no motion, and the thermal noise should decrease to zero.

It was proved by Nyquist (Connor, appendix I) that the thermal noise generated in a resistor of resistance R has a mean square open circuit voltage given by:-

$$v_n^{-2} = 4B$$
B = bandwidth,

k = Boltzmann's constant T = temperature (K). where

So a Thevenin equivalent circuit for a resistor, including thermal noise, has a noise voltage generator in series with the resistor:-



This can be transformed into a Norton equivalent circuit in the usual way: the Norton current is equal to the short-circuit current of the Thevenin circuit, remembering that in noise calculations we are dealing with mean square quantities. Hence,

ties. Hence,  

$$i_{n}^{-2} = \frac{v_{n}^{-2}}{R^{2}} = \frac{4BkTR}{R^{2}} = \frac{4BkT}{R}$$

and the Norton equivalent becomes:-



Every resistance in a circuit is a source of thermal noise and should be represented by whichever of these equivalent circuits makes analysis of the circuit easier.

Thermal noise is 'white noise': its power spectral density is uniform with frequency. In other words, the noise power passing through a band-pass filter of constant bandwidth B will be the same whatever the centre frequency of the filter. The noise power from a source of white noise measured between 1 and 2 MHz will be equal to noise from the same source measured between 10 and 11 MHz or between 50 and 51 MHz. This is true up to very high frequencies (of the order of 10<sup>12</sup> Hz) when quantum effects become significant, and when the time scale becomes comparable with the mean time between scattering collisions in the conductor.

The maximum amount of power is extracted from a source when it is connected to a <u>matched</u> load, which for a source with a resistive output impedance is a resistor equal to that output resistance. Consider the noise power delivered from a resistor R at temperature T into an equal resistor:-



The mean square noise voltage across the second resistor,  $v_{no}^2$ , is one quarter of the open-circuit mean square noise voltage produced by the first:-

$$v_{no}^{-2} = kTBR$$

and the noise power in the second resistor is  $\frac{v_{no}^2}{R}$ , which is equal to kTB watts. This is the maximum noise power which can be extracted from the first resistor and is called the <u>available noise power</u>. It is important in calculating the noise performance of systems whose components are matched at their inputs and outputs.

#### Shot noise

This is noise produced in active devices where the current flowing through the device is the summatton of a large number of individual current pulses due to electrons crossing the device. This is a random process, and the noise arises because of fluctuations in the number of electrons with time. Shot noise occurs in a situation where the electrons are not in thermal equilibrium with their surroundings. Devices which exhibit shot noise are thermionic valves, where the fluctuation is in the number of electrons emitted from the cathode, and semiconductor junctions (p-n diodes and bipolar transistors) where the number of electrons (and holes crossing the potential barrier of the junction is fluctuating.

Shot noise is, like thermal noise, white noise, so its dependence on bandwidth is similar, but it is independent of temperature. As one might expect, it depends on the average current  $I_{dc}$  flowing through the device. It is usually modelled by a current source, with mean square value

$$^2 = 2eI_{dc}B$$

junction, but just flows through bulk semiconductor where the carriers are in thermal equilibrium. It is worth noting that despite being active devices, field effect transistors exhibit thermal noise, not shot noise. The current through the channel of a field effect transistor does not cross a p-n

#### Flicker noise

are dc or a few Hz. It is minimized by using devices selected (at a price!) by the semiconductor a problem, but might be significant in low frequency instrumentation electronics, where the signals manufacturer for low noise performance. communications systems, which operate at frequencies very much higher than this, it is not usually becomes significant varies for different devices, being usually in the range of 1 Hz to 1 kHz. In associated with surface imperfections in semiconductor devices, and the frequency below which it noise, as its power density is approximately proportional to frequency at low frequencies. It is Flicker noise is another source of noise occurring in active devices. It is sometimes called 1/f

## SIGNAL TO NOISE RATIO

quantified in terms of signal to noise ratio, defined as:-The amount of noise associated with a particular signal in a communications system is

scope of this course, exist which can retrieve specially coded signals from noise where the signal to and often expressed in dB. A useful rule of thumb is that a signal is undetectable is the signal to noise ratio falls to unity (0 dB), although sophisticated techniques (matched filters), beyond the noise ratio is an order of magnitude or two below unity.

# COMBINATION OF NOISE FROM SEVERAL SOURCES

Noise signals from different sources are uncorrelated (independent), and therefore are summed by adding their average powers or mean square values, not by adding the rms values of voltage or

representing its thermal noise:-As an example, consider two resistors in series. Each is modelled with a voltage source in series

$$\begin{cases} R_2 \\ \sqrt{n_1^2} = 4BKTR_2 \\ R_1 \\ \sqrt{n_1^2} = 4BKTR_1 \end{cases}$$

The mean square noise voltage across the two resistors is

$$v_{no}^{-2} = v_{n1}^{-2} + v_{n2}^{-2} = 4BkT(R_1 + R_2),$$

and the r.m.s. noise voltage is hence

$$\sqrt{v_{no}^2} = \sqrt{4BkT(R_1 + R_2)}.$$

## NOISE IN TRANSISTORS

#### Bipolar transistors



collector current flow across p-n junctions, and generated can be represented by two uncorrelated there is shot noise associated with each. The noise noise current generators as in diagram a), where In a bipolar transistor both base current and

$$i_{nb}^2 = 2eI_BB$$
  
 $i_{nc}^2 = 2eI_CB$ 

It is convenient to have all noise sources in any amplifier represented in a way that refers them to the input. To this end,  $i_{nc}^2$  is transformed into a voltage source  $e_n^2$  in series with the base, adding to  $v_{BE}$  (diagram b)).

The ratio between incremental collector current

aiso, and base-emitter voltage is g<sub>m</sub>, so

$$\begin{aligned} e_n^2 &= \frac{i_{nc}^2}{g_{m2}^2} &= \frac{2eI_CB}{g_{m2}^2} \\ &= 2eI_CB\left(\frac{kT}{e}\right)^2 \frac{1}{k^2} &= 2\left(\frac{kT}{e}\right)^2 \\ also, \end{aligned}$$

 $i_n^2 = 2eI_BB = 2eI_CB$ 

So we see that as I<sub>C</sub> increases, e<sub>n</sub><sup>2</sup> decreases and i<sub>n</sub><sup>2</sup> increases

the base connection. An additional source of noise is the 'base spreading resistance",  $\tau_{bb'}$  which is the resistance between the base terminal and the active base region of the device - it is effectively in series with



between the base contact and the active region, adds to e<sub>n</sub><sup>2</sup>, making and typically has a value of a few tens of ohms. Its thermal noise (mean square voltage 4BkTr<sub>bb</sub>) It arises mainly from the bulk semiconductor

$$e_n^2 = 2\left(\frac{kT}{e}\right)^2 \frac{eB}{k} + 4BkTr_{bb}$$

It is only significant when I<sub>C</sub> is large, making the first term small. We shall discuss this later when we shall see that it can limit the noise performance of an amplifier with a very low impedance

#### Field effect transistors

generated is thermal. There is no significant gate current ( $I_G \approx 10^{-12}A$ ), so shot noise from this is and not through any p-n junctions. the carriers are in thermal equilibrium, so the only noise The current in a field effect transistor flows just through the bulk semiconductor of the channel,

almost always negligible. The thermal noise is represented as a voltage source in series with the gate:-

$$= \frac{2}{3} \frac{4BkT}{g_m} \qquad i_n^2 = 0$$

Therefore transistors with higher values of  $g_m$  have lower noise - noise voltage densities as low as  $\ln V/\sqrt{Hz}$  are possible.

#### Noise densities

Thermal noise and shot noise are 'white noise' - they have a power spectral density which is the same at all frequencies. The larger is the bandwidth B, the more noise power in proportion. It is customary to express noise voltages and currents as measured in unit bandwidth, so noise voltage would be  $V^2$  per Hz, or  $V_{rms}$  per  $\sqrt{Hz}$ . Similarly noise current would be  $A^2$  per Hz or  $A_{rms}$  per  $\sqrt{Hz}$ . We will see that amplifier manufacturers commonly use the 'per  $\sqrt{Hz}$ ' notation.

NOISE IN AMPLIFIERS

Operational amplifiers usually have their noise specified in the form of equivalent voltage and



current sources at the input.

The voltage noise will always add straight into the amplifier input voltage, but the contribution from the current noise source will depend on the impedance seen by the input terminals due to the components connected to them - the noise current

roltage across it. Consider a non-inverting amplifier fed from a source with resistance R<sub>s</sub>:-

$$\begin{array}{c}
 & e_{h}^{2} \\
 & \sqrt{v_{nS}^{2}} = 4BkTR_{S}
\end{array}$$

$$\begin{array}{c}
 & e_{h}^{2} \\
 & \sqrt{v_{nr}^{2}} = 4BkTR_{1}IIR_{2}
\end{array}$$

$$\begin{array}{c}
 & \sqrt{v_{nr}^{2}} = 4BkTR_{1}IIR_{2}
\end{array}$$

$$\begin{array}{c}
 & R_{1} \\
 & R_{1}
\end{array}$$

The sources of noise in the circuit are the two amplifier sources, the resistance  $R_{\rm s}$  (part of the signal source) and the feedback resistors  $R_{\rm l}$  and  $R_{\rm 2}$ . These are all shown in the diagram - let us now calculate the total mean square noise output voltage from the stage, which is easily done using superposition, taking one source at a time and adding up the m.s. output voltages (remember the sources are uncorrelated). This gives

$$v_{no}^{2} = \left(\frac{R_{1} + R_{2}}{R_{1}}\right)^{2} \left[4BkTR_{s} + e_{n}^{2} + i_{n}^{2}(R_{s} + R_{1} \parallel R_{2})^{2} + 4BkT(R_{1} \parallel R_{2})\right]$$

where the terms are respectively source noise, amplifier voltage noise, amplifier current noise and noise from the feedback resistors  $R_1$  and  $R_2$ . (The Thevenin equivalent of  $v_0$ ,  $R_1$  and  $R_2$  has a resistance  $R_1 \parallel R_2$ .

Inspection shows that if  $R_1$  and  $R_2$  are chosen so that  $R_1 \parallel R_2 << R_{s_2}$  the fourth term vanishes and the third term simplifies giving

$$v_{no}^2 = \left(\frac{R_1 + R_2}{R_1}\right)^2 \left[4BkTR_s + e_n^2 + i_n^2R_s^2\right]$$

This indicates that for the amplifier noise contribution to be small

$$e_n^2 + i_n^2 R_s^2 << 4BkTR_s$$

For small values of R<sub>s</sub> (low impedance sources), e<sub>n</sub><sup>2</sup> becomes more important and should be minimised, and as R<sub>s</sub> becomes larger, i<sub>n</sub><sup>2</sup> gets more important. In a bipolar transistor e<sub>n</sub><sup>2</sup> and i<sub>n</sub><sup>2</sup> vary in inverse proportion to each other as the collector current is changed, so a bipolar input stage, with high I<sub>C</sub>, will be best for low impedance sources. As source impedance gets larger, I<sub>C</sub> needs to be reduced, to reduce i<sub>n</sub><sup>2</sup>. For very large source impedances a field effect transistor, with negligible current noise, will be best.

#### Noise figure

For the source, the m.s. noise voltage  $v_{nin}^2 = 4BkTR_s$ 

Now noise figure 
$$F = \begin{pmatrix} signal \\ noise \\ signal \\ noise \\ ut \end{pmatrix} = \begin{pmatrix} v_{no}^2 \\ V_{nin}^2 \\ = 1 + 4BkT \begin{pmatrix} e_n^2 + i_n^2 R_s \\ R_s \end{pmatrix}$$
 ( G= gain)

which has a minimum when  $R_s = (R_s)_{optimum} = \frac{\sqrt{e_n^2}}{\sqrt{l_n^2}}$ 

Therefore a given amplifier has an optimum value of  $R_{
m s}$  for which it gives a minimum noise figure.

# Optimum collector current for a bipolar transistor

Taking the expression for  $(R_s)_{\text{optimum}}$  and putting in the expressions for  $e_n^2$  and  $i_n^2$  for a bipolar transistor (neglecting thermal noise from  $r_{bb}$ ) gives, at collector current  $l_C$ 

$$(R_s)_{optimum} = \sqrt{2\left(\frac{kT}{e}\right)\frac{eB}{k}} \frac{1}{2eI_CB} = \sqrt{\left(\frac{kT}{e}\right)\frac{1}{kI_B}} = \frac{kT}{e}\frac{\sqrt{\beta}}{k} = \frac{25mV\sqrt{\beta}}{k}$$

Conversely, for a particular source resistance R<sub>s</sub>,

$$(I_C)_{\text{optimum}} = \frac{25\text{mV}\sqrt{\beta}}{R_s}$$

This is the collector current which minimises the noise figure for source resistance R<sub>s</sub>.

## Very low source resistances

As I<sub>C</sub> is increased, current noise increases and voltage noise decreases, and, as we have seen, the transistor is optimised for a lower source resistance. However, we have so far neglected  $r_{bb}$  which adds its noise to  $e_n^2$ . If  $r_{bb}$  is of comparable size to  $R_{ss}$ , obviously its contribution must be significant and will form a lower limit to the total  $e_n^2$  as I<sub>C</sub> is increased. So, in practice, we cannot go on noise matching to lower and lower resistance sources just by increasing I<sub>C</sub> indefinitely.

Transistors intended for low-noise front ends with a low source impedance are constructed to have a very low  $r_{bb'}$  to keep its noise contribution low. Examples are the LM394 npn differential pair  $(r_{bb'} = 30\Omega)$  and the 2SD786  $(r_{bb'} = 4\Omega)$ .

A trick to reduce the effective value of rbb is to connect a number of such transistors in parallel.



This arrangement is equivalent to a single transistor with effective collector current ic which is the sum of the collector currents of the individual transistors. If the mutual conductance of one transistor is g<sub>m</sub>, then for a signal v<sub>s</sub> applied between base and emitter, the collector current is

$$i_{cs} = ng_m v_s$$

giving an effective mutual conductance ngm.

The gain of the stage has been increased by a factor n over that of a single transistor.

Each transistor has a mean square noise voltage in series with its base of  $e_n^2$ , so the total mean square noise current in the collector circuit is  $i_n^2 = ng_m^2 e_n^2$  and the r.m.s. noise current here is

$$\sqrt{i_n^2} = \sqrt{n} g_m \sqrt{e_n^2}$$

We will assume that the source resistance is so low that the amplifier current noise makes a negligible contribution to noise at the input.

The signal to noise ratio in the collector current is now

$$\frac{i_{cs}}{\sqrt{i_n}^2} = \frac{ng_m v_s}{\sqrt{n} g_m \sqrt{e_n^2}} = \sqrt{n} - \frac{v_s}{\sqrt{e_n^2}}$$

and we see from the final expression that it has been improved by a factor  $\sqrt{n}$  over what would be achieved by a single transistor. If  $e_n^2$  was due mostly to thermal noise from  $r_{nb}$ , we could say that  $r_{nb}$  has effectively been reduced by a factor  $\sqrt{n}$ . The reason is, of course, that the signal currents from the separate transistors are correlated and add coherently, whereas the noise currents are from uncorrelated sources and add incoherently.

The same method can be used with operational amplifiers - the diagram here is taken from the data sheet for the LT1028 ultra-low noise amplifier.

## Paralleling Amplifiers to Reduce Voltage Noise



Another method of dealing with low source impedances with a.c. signals is to use a step-up

7

transformer, which reproduces the source with a higher voltage and at a higher impedance level.



This can then be used with an amplifier which is optimised for a higher source resistance.

## FLICKER NOISE IN AMPLIFIERS

So far we have assumed that the spectral density of noise was uniform with frequency, which is usually true above the so-called 1/f corner frequency. The spectral density of flicker (1/f) noise increases as frequency decreases, and the 1/f corner frequency is where flicker noise begins to dominate shot and thermal noise.

Manufacturer's data for transistors and op amps contains plots of noise density against frequency which show clearly this effect. It obviously must be taken into account if signals below the corner frequency are to be amplified as the noise figure at such frequencies will be worse than that calculated, as we did earlier, with uniform spectral density. The following curves for voltage noise density are taken from the data sheets for the LF351 (on the left) and for the LT1028 (on the right) an ultra-low noise op amp. They have the same general shape, but the 1/f corner frequency is significantly lower for the lower noise (and more expensive) device.



# NOISE IN FREQUENCY-DEPENDENT CIRCUITS

If noise from a source with uniform spectral density passes through an amplifier whose gain varies with frequency, then obviously, different frequency components of the noise are amplified different amounts. This will clearly affect the total noise at the output in a given bandwidth.



Imagine a voltage noise source, spectral density  $w_v$  V<sup>2</sup>/Hz, feeding an amplifier with a transfer function  $G(j\omega)$ . In a narrow range of frequency  $d\omega$  at a frequency  $\omega$ , the mean square noise output voltage will be

$$dv_{no}^{2} = |G(j\omega)|^{2} \frac{w_{v}}{2\pi} d\omega V^{2}$$

In a bandwidth B, therefore, the total mean square noise output will be

$$v_{no}{}^2 = \int_0^{2\pi B} |G(j\omega)|^2 \frac{w_{\underline{v}}}{2\pi} \, d\omega. \label{eq:vno2}$$

These calculations can appear slightly untidy because noise densities and bandwidths are conventionally expressed in terms of Hz, whereas we usually write transfer functions using radian frequency. So you have to think where to put in the factors of  $2\pi$ .

#### Photodiode amplifier

Now let us consider a real noise problem concerned with optical detection. Photodiodes are widely used as optical detectors because of their sensitivity, linearity and relative cheapness. A photodiode is basically a pn junction diode in which electron-hole pairs are created in the depletion region by incident light in direct proportion to incident power (number of photons). These carriers are swept out of the depletion region by the built-in field, and form a reverse current in the diode.

A photodiode can be modelled very closely as a current generator in parallel with a capacitance (the usual reverse-biassed diode capacitance). To get a voltage output, a photodiode can be connected to an operational amplifier 'transfer resistance' circuit - a current to voltage converter.



The current source and capacitance represent the photodiode, and the operational amplifier is drawn including its equivalent noise sources at the input. Otherwise, it is taken, for simplicity, as ideal (for the moment at least). The output due to the signal is easily seen to be -Ri<sub>s</sub>.

Consider the amplifier noise sources. They are expressed in terms of spectral density,  $w_v V^2/Hz$  and  $w_i A^2/Hz$  respectively. It is easiest to use superposition and to take them one at a time to get their contributions to the output voltage. Removing  $i_s$  and shorting  $w_v$  gives, due to the amplifier current noise in a bandwidth do,

$$dv_{no1}{}^2 \ = \ \frac{w_i}{2\pi} \, R^2 \, d\omega$$

Now remove  $i_s$  and  $i_n^2$  and get the output due to the amplifier voltage noise. The voltage at the non-inverting input is zero, so the voltage at x, in bandwidth d $\omega$  at frequency  $\omega$ , is

$$dv_x{}^2 \; = \; \frac{w_v}{2\pi} \, d\omega \; = \; dv_{no2}{}^2 \left| \frac{1}{1+j\omega C_s R} \right|^2 \; = \; dv_{no2}{}^2 \, \frac{1}{1+\omega^2 C_s {}^2 R^2}$$

giving 
$$dv_{no2}^2 = \frac{w_v}{2\pi} (1 + \omega^2 C_s^2 R^2) d\omega$$

The combined noise output is  $dv_{no}{}^2 = dv_{no1}{}^2 + dv_{no2}{}^2 = \begin{bmatrix} w_v \\ 2\pi \end{bmatrix} R^2 + \frac{w_v}{2\pi} (1 + \omega^2 C_s{}^2 R^2) \end{bmatrix} d\omega$ 

74

and the total noise in a bandwidth from d.c. to B Hz is

$$v_{no}^2 = \int_0^{2\pi i \Omega} dv_{no}^2 d\omega = w_i R^2 B + w_v \left[ B + \frac{(2\pi)^2 B^3 C_s^2 R^2}{3} \right]$$

The final expression gives the total mean square noise voltage in bandwidth B. The first term, due to the current noise is simple and proportional to B, because this is amplified independently of frequency. The voltage noise is amplified with a gain which increases with frequency, and this has led to the second term whose dominant part is proportional to B<sup>3</sup>. As we would expect with w<sub>v</sub> amplified with a gain rising with frequency, the total noise increases dramatically as the bandwidth is increased.

In this analysis we neglected the frequency response of the operational amplifier which we have seen is usually characterised by a dominant pole and as a result we have derived closed-loop responses for both the signal and the noise which appear to have no upper frequency limit, which is obviously not correct. Instead of taking the open-loop gain of the op. amp to be infinite, a good approximation is to write it



$$A_{VOL}(j\omega) = -\frac{\omega_0}{j\omega}$$

where ω<sub>0</sub> is the unity gain frequency. This is plotted in the Bode diagram as the dotted line, and is seen to depart from the actual opam presponse only at very low frequencies, where the gain is very high anyway. So negligible error is introduced by the approximation.

If the circuit is now analysed fully using this expression for open-loop gain, the transfer functions for the signal and the noise are the same as before, except that they are multiplied by a second-order

low-pass function 
$$1 + 2\zeta \frac{j\omega}{\omega_n} - \left(\frac{\omega}{\omega_n}\right)^2$$
 with  $\omega_n = \sqrt{\frac{\omega_0}{C_s R}}$ .

You should recognise the topology of this circuit as being identical to that of the differentiator, so the loop transfer function will be the same, and this second order transfer function comes out very underdamped. As with the differentiator, a small capacitor in parallel with R needs to be included, chosen to make  $\zeta$  say, 0.7. Then the response will be 3dB below its low frequency value at  $\omega_n$  and  $\omega_n$  can be taken as the bandwidth of the system.

Analysing this circuit to get these results is a bit messy, but is worth a tryl

# SOME OPERATIONAL AMPLIFIER NOISE SPECIFICATIONS

| LT1028          | OP-27          | NE5534    | LF356       | LF351           | Туре                            |
|-----------------|----------------|-----------|-------------|-----------------|---------------------------------|
| Bipolar         | Bipolar        | Bipolar   | FET         | FET             | Bipolar or FET                  |
| 0.85            | 2.7            | 4         | 13          | 25              | $\sqrt{e_n^2}$ $(nV/\sqrt{Hz})$ |
| 1               | 0.4            | 0.6       | 0.01        | 0.01            | $\sqrt{i_n^2}$ $(pA/\sqrt{Hz})$ |
| ultra low noise | very low noise | low noise | lower noise | general purpose | Comments                        |

# ROOM TEMPERATURE THERMAL NOISE

| 1ΜΩ       | 100kΩ                            | 10kΩ      | IkΩ                              | 100Ω      | 10Ω        | Resistance                  |
|-----------|----------------------------------|-----------|----------------------------------|-----------|------------|-----------------------------|
| 130nV/√Hz | 41nV/√Hz                         | 13nV/√Hz  | 4.1nV/√Hz                        | 1.3nV/√Hz | 0.41nV/√Hz | Open-circuit voltage noise  |
| 130fA/√Hz | $410 \text{fA}/\sqrt{\text{Hz}}$ | 1.3pA/√Hz | $4.1 \text{pA/}\sqrt{\text{Hz}}$ | 13pA/√Hz  | 41pA/√Hz   | Short-circuit current noise |

## BOOTSTRAPPING

Bootstrapping is a technique for increasing the apparent impedance of a component in a circuit, and implies that the circuit is being "hauled up by its own bootstraps". Imagine an impedance Z

impedance appears to be infinite. flows from the source. Now, if the lower end of Z is disconnected from earth and connected instead to the output of a unity gain buffer whose input is connected to  $v_{in}$ , the voltage across the impedance is made zero, and so  $i_{in}$  also goes to zero. For a voltage  $v_{in}$ , current  $i_{in}$  is zero - the with one end connected to signal earth. When a voltage  $v_{in}$  is connected to it a current  $i_{in} = \frac{v_{in}}{Z}$ 



In practice the gain of a so-called unity gain buffer will be slightly less than unity. If its gain is A (see the diagram) and less than unity, then the voltage across Z is  $v_{in}(1-A)$ . This makes the input current

$$i_{in} = \frac{v_{in}(1-A)}{Z}$$
, and the input impedance of the circuit is  $\frac{v_{in}}{i_{in}} = \frac{Z}{(1-A)}$ .

If A were 0.99 (reasonable for an op. amp follower), the input impedance would become 100Z.

# Input impedance of operational amplifier non-inverting amplifier



inverting operational amplifier configuration, shown here with the non-infinite op. amp input impedance included. The input current is A good example of bootstrapping is the non-

$$i_{in} = \frac{v_{in} - \beta v_{O}}{Z_{in}}$$

and the output voltage is

$$v_{O} = \frac{A}{1 + A\beta}.$$

Combining these equations

$$\lim_{i_{\text{in}}} = \frac{v_{\text{in}} \left( 1 - \frac{A\beta}{1 + A\beta} \right)}{Z_{\text{in}}}$$

and so the input impedance of the buffer is  $\frac{v_{in}}{i_{in}} = (1+A\beta)\,Z_{in}$  .

because the bottom end of  $Z_{in}$  is at voltage  $\beta v_0$ . The effect of the feedback has been to multiply the op amp input impedance by the factor  $1 + A\beta$ .

## Capacitance of a screened lead





77

A screened cable might be used to connect a very small signal from a transducer to an amplifier to avoid interfering signals being picked up by the lead, due to capacitive coupling. Screened cable has a significant capacitance between inner and outer (typically 60-100pF per metre) and this can form a low-pass filter with the source resistance. The diagram above illustrates this. The response

here has a high frequency break point at  $\omega = \frac{1}{CR_s}$ .



Here the signal has been fed to a buffer amplifier (gain G, again just less than 1) and the screen around the signal conductor is connected to the amplifier output. In the same way as our first example, the impedance of the capacitance has been increased by  $(1 - G)^{-1}$ . In other words the effective value of the capacitance has been reduced by this factor and the new high frequency break

point is  $\omega = \frac{1}{(1-G)CR_S}$ . This has also been increased by the same factor. The outer screen, connected to earth is there as a precaution.

## Bootstrapping a load resistor



Bootstrapping can be used to increase the gain of an amplifier stage, too. Here a common emitter stage is followed by an emitter follower. The top of the load resistor of the first stage is capacitively coupled to the emitter follower output.

Without the bootstrap capacitor, the gain

Without the bootstrap capacitor, the gain of the first stage would be (for a load resistor  $R_L$ ) equal to  $g_m R_L$ . With bootstrapping, if the gain of the emitter follower is G (G just < 1), the voltage across  $R_L$  is  $v_c(1 - G)$ .

The collector current (incremental) is  $g_m v_i$ , so  $g_m v_i R_L = v_c (1 - G)$ , or

$$v_c = g_m v_i \frac{R_L}{1 - G}$$
) and  $\frac{v_o}{v_i} = G \frac{g_m R_L}{1 - G}$ 

The gain of the stage has ben increased by the factor (1 - G). This has ben achieved by increasing the effective value of the resistor  $R_L$ , so the impedance level at the collector of the first transistor has also been increased. Any capacitance at this point (stray wiring capacitance,  $C_{Cb}$  in the emitter follower) appears in parallel with this and gives a high frequency breakpoint. Because  $R_L$  has been multiplied, the breakpoint is at a correspondingly lower frequency. So the gain may be higher, but the bandwidth has been reduced. Yet again we don't get something for nothing!

78