



#### **Code Generation**

- Code produced by compiler must be correct
  - Source to target program transformation is semantics preserving
- Code produced by compiler should be of high quality
  - Effective use of target machine resources
  - Heuristic techniques can generate good but suboptimal code, because generating optimal code is undecidable

4

#### Target Program Code

- The back-end code generator of a compiler may generate different forms of code, depending on the requirements:
  - Absolute machine code (executable code)
  - Relocatable machine code (object files for linker)
  - Assembly language (facilitates debugging)
  - Byte code forms for interpreters (e.g. JVM)

#### The Target Machine

- Implementing code generation requires thorough understanding of the target machine architecture and its instruction set
- Our (hypothetical) machine:
  - Byte-addressable (word = 4 bytes)
  - Has n general purpose registers R0, R1, ..., Rn-1
  - Two-address instructions of the form

op source, destination

6

## The Target Machine: Op-codes and Address Modes

• Op-codes (op), for example

**MOV** (move content of *source* to *destination*)

**ADD** (add content of *source* to *destination*)

**SUB** (subtract content of *source* from *dest*.)

Address modes

| Tadios modes      |                 |                                    |            |  |
|-------------------|-----------------|------------------------------------|------------|--|
| Mode              | Form            | Address                            | Added Cost |  |
| Absolute          | M               | М                                  | 1          |  |
| Register          | R               | R                                  | 0          |  |
| Indexed           | $c(\mathbf{R})$ | $c$ + $c$ ontents( $\mathbf{R}$ )  | 1          |  |
| Indirect register | *R              | contents(R)                        | 0          |  |
| Indirect indexed  | *c( <b>R</b> )  | $contents(c+contents(\mathbf{R}))$ | 1          |  |
| Literal           | # <i>c</i>      | N/A                                | 1          |  |

#### **Instruction Costs**

- Machine is a simple, non-super-scalar processor with fixed instruction costs
- Realistic machines have deep pipelines, I-cache, D-cache, etc.
- Define the cost of instruction
  - = 1 + cost(source-mode) + cost(destination-mode)

8

### Examples

| Instruction   | Operation                                                              | Cost |
|---------------|------------------------------------------------------------------------|------|
| MOV R0,R1     | Store <i>content</i> ( <b>R0</b> ) into register <b>R1</b>             | 1    |
| MOV RO,M      | Store <i>content</i> ( <b>R0</b> ) into memory location <b>M</b>       | 2    |
| MOV M,R0      | Store <i>content(M)</i> into register <b>R0</b>                        | 2    |
| MOV 4 (R0), M | Store <i>contents</i> (4+ <i>contents</i> ( <b>R0</b> )) into <b>M</b> | 3    |
| MOV *4(R0),M  | Store contents(contents(4+contents(R0))) into M                        | 3    |
| MOV #1,R0     | Store 1 into R0                                                        | 2    |
| ADD 4(R0),*12 | (R1) Add contents(4+contents(R0))                                      |      |
|               | to contents $(12+contents(\mathbf{R1}))$                               | 3    |

#### **Instruction Selection**

- Instruction selection is important to obtain efficient code
- Suppose we translate three-address code



10

## Instruction Selection: Utilizing Addressing Modes

• Suppose we translate a:=b+c into

MOV b,R0 ADD c,R0 MOV R0,a

 Assuming addresses of a, b, and c are stored in R0, R1, and R2

> MOV \*R1,\*R0 ADD \*R2,\*R0

• Assuming R1 and R2 contain values of b and c

ADD R2,R1 MOV R1,a

### Need for Global Machine-Specific Code Optimizations

• Suppose we translate three-address code

```
x:=y+z
to: MOV y,R0
ADD z,R0
MOV R0,x
```

• Then, we translate

```
a:=b+c
d:=a+e
to: Mov a,R0
ADD b,R0
Mov R0,a
Mov a,R0
ADD e,R0
Mov R0,d
```

12

## Register Allocation and Assignment

- Efficient utilization of the limited set of registers is important to generate good code
- Registers are assigned by
  - Register allocation to select the set of variables that will reside in registers at a point in the code
  - Register assignment to pick the specific register that a variable will reside in
- Finding an optimal register assignment in general is NP-complete

```
13
            Example
 t:=a+b
                      t:=a*b
 t:=t*c
                      t:=t+a
 t:=t/d
                      t:=t/d
     { R1=t }
                           { R0=a, R1=t }
MOV a,R1
                     MOV a,R0
ADD b,R1
                     MOV R0,R1
MUL c,R1
                     MUL b,R1
DIV d,R1
                     ADD R0,R1
                     DIV d,R1
MOV R1, t
                     MOV R1, t
```

# Choice of Evaluation Order

• When instructions are independent, their evaluation order can be changed



14

### Generating Code for Stack Allocation of Activation Records

100: ADD #16,SP Push frame t1 := a + b 108: MOV a,R0 param t1 param c 116: ADD b,R0 t2 := call foo,2 124: MOV R0,4(SP) Store a+b 132: MOV c,8(SP) Store c 140: MOV #156,\*SP Store return address 148: GOTO 500 Jump to foo 156: MOV 12 (SP), RO Get return value func foo 164: SUB #16,SP Remove frame 172: ... return t1 500: ... 564: MOV R0,12(SP) Store return value 572: GOTO \*SP Return to caller

Note: Language and machine dependent

Here we assume C-like implementation with SP and no FP