# 256 Kbit / 512 Kbit / 1 Mbit / 2 Mbit (x8) Many-Time Programmable Flash SST27SF256 / SST27SF512 / SST27SF010 / SST27SF020



Data Sheet

### **FEATURES:**

- Organized as 32K x8 / 64K x8 / 128K x8 / 256K x8
- 4.5-5.5V Read Operation
- Superior Reliability
  - Endurance: At least 1000 Cycles
  - Greater than 100 years Data Retention
- Low Power Consumption
  - Active Current: 20 mA (typical)Standby Current: 10 μA (typical)
- Fast Read Access Time
  - 70 ns
  - 90 ns

#### Fast Byte-Program Operation

- Byte-Program Time: 20 μs (typical)
- Chip Program Time:
  - 0.7 seconds (typical) for SST27SF256
  - 1.4 seconds (typical) for SST27SF512
  - 2.8 seconds (typical) for SST27SF010
  - 5.6 seconds (typical) for SST27SF020

#### Electrical Erase Using Programmer

- Does not require UV source
- Chip-Erase Time: 100 ms (typical)
- TTL I/O Compatibility
- JEDEC Standard Byte-wide EPROM Pinouts
- Packages Available
  - 32-pin PLCC
  - 32-pin TSOP (8mm x 14mm)
  - 28-pin PDIP for SST27SF256/512
  - 32-pin PDIP for SST27SF010/020

### PRODUCT DESCRIPTION

The SST27SF256/512/010/020 are a 32K x8 / 64K x8 / 128K x8 / 256K x8 CMOS, Many-Time Programmable (MTP) low cost flash, manufactured with SST's proprietary, high performance SuperFlash technology. The split-gate cell design and thick oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. These MTP devices can be electrically erased and programmed at least 1000 times using an external programmer with a 12 volt power supply. They have to be erased prior to programming. These devices conform to JEDEC standard pinouts for byte-wide memories.

Featuring high performance Byte-Program, the SST27SF256/512/010/020 provide a Byte-Program time of 20 µs. Designed, manufactured, and tested for a wide spectrum of applications, these devices are offered with an endurance of at least 1000 cycles. Data retention is rated at greater than 100 years.

The SST27SF256/512/010/020 are suited for applications that require infrequent writes and low power nonvolatile storage. These devices will improve flexibility, efficiency, and performance while matching the low cost in nonvolatile applications that currently use UV-EPROMs, OTPs, and mask ROMs.

To meet surface mount and conventional through hole requirements, the SST27SF256/512 are offered in 32-pin PLCC, 32-pin TSOP, and 28-pin PDIP packages. The SST27SF010/020 are offered in 32-pin PDIP, 32-pin PLCC and 32-pin TSOP packages. See Figures 1, 2, and 3 for pinouts.

### **Device Operation**

The SST27SF256/512/010/020 are a low cost flash solution that can be used to replace existing UV-EPROM, OTP, and mask ROM sockets. These devices are functionally (read and program) and pin compatible with industry standard EPROM products. In addition to EPROM functionality, these devices also support electrical erase operation via an external programmer. They do not require a UV source to erase, and therefore the packages do not have a window.

#### Read

The Read operation of the SST27SF256/512/010/020 is controlled by CE# and OE#. Both CE# and OE# have to be low for the system to obtain data from the outputs. Once the address is stable, the address access time is equal to the delay from CE# to output ( $T_{CE}$ ). Data is available at the output after a delay of  $T_{OE}$  from the falling edge of OE#, assuming that CE# pin has been low and the addresses have been stable for at least  $T_{CE}$  -  $T_{OE}$ . When the CE# pin is high, the chip is deselected and a typical standby current of 10  $\mu$ A is consumed. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either CE# or OE# is high.

### **Byte-Program Operation**

The SST27SF256/512/010/020 are programmed by using an external programmer. The programming mode for SST27SF256/010/020 is activated by asserting 12V (±5%)



**Data Sheet** 

on V<sub>PP</sub> pin, V<sub>DD</sub> = 5V ( $\pm$ 5%), V<sub>IL</sub> on CE# pin, and V<sub>IH</sub> on OE# pin. The programming mode for SST27SF512 is activated by asserting 12V ( $\pm$ 5%) on OE#/V<sub>PP</sub> pin, V<sub>DD</sub> = 5V ( $\pm$ 5%), and V<sub>IL</sub> on CE# pin. These devices are programmed byte-by-byte with the desired data at the desired address using a single pulse (CE# pin low for SST27SF256/512 and PGM# pin low for SST27SF010/020) of 20  $\mu$ s. Using the MTP programming algorithm, the Byte-Programming process continues byte-by-byte until the entire chip has been programmed.

### **Chip-Erase Operation**

The only way to change a data from a "0" to "1" is by electrical erase that changes every bit in the device to "1". Unlike traditional EPROMs, which use UV light to do the Chip-Erase, the SST27SF256/512/010/020 uses an electrical Chip-Erase operation. This saves a significant amount of time (about 30 minutes for each Erase operation). The entire chip can be erased in a single pulse of 100 ms (CE# pin low for SST27SF256/512 and PGM# pin for SST27SF010/020). In order to activate the Erase mode for SST27SF256/010/020, the 12V ( $\pm$ 5%) is applied to  $V_{PP}$ and A<sub>9</sub> pins,  $V_{DD} = 5V$  (±5%),  $V_{IL}$  on CE# pin, and  $V_{IH}$  on OE# pin. In order to activate Erase mode for SST27SF512, the 12V ( $\pm$ 5%) is applied to OE#/V<sub>PP</sub> and A<sub>9</sub> pins, V<sub>DD</sub> = 5V (±5%), and V<sub>IL</sub> on CE# pin. All other address and data pins are "don't care". The falling edge of CE# (PGM# for SST27SF010/020) will start the Chip-Erase operation. Once the chip has been erased, all bytes must be verified for FFH. Refer to Figures 13, 14, and 15 for the flowcharts.

#### **Product Identification Mode**

The Product Identification mode identifies the devices as the SST27SF256, SST27SF512, SST27SF010 and SST27SF020 and manufacturer as SST. This mode may be accessed by the hardware method. To activate this mode for SST27SF256/010/020, the programming equipment must force  $V_H$  (12V±5%) on address  $A_9$  with  $V_{PP}$  pin at  $V_{DD}$  (5V±10%) or  $V_{SS}$ . To activate this mode for SST27SF512, the programming equipment must force  $V_H$  (12V±5%) on address  $A_9$  with OE#/ $V_{PP}$  pin at  $V_{IL}$ . Two identifier bytes may then be sequenced from the device outputs by toggling address line  $A_0$ . For details, see Tables 3, 4, and 5 for hardware operation.

TABLE 1: PRODUCT IDENTIFICATION

|                   | Address | Data |
|-------------------|---------|------|
| Manufacturer's ID | 0000H   | BFH  |
| Device ID         |         |      |
| SST27SF256        | 0001H   | АЗН  |
| SST27SF512        | 0001H   | A4H  |
| SST27SF010        | 0001H   | A5H  |
| SST27SF020        | 0001H   | A6H  |

T1.1 502













FIGURE 1: PIN ASSIGNMENTS FOR 32-PIN PLCC





FIGURE 2: PIN ASSIGNMENTS FOR 32-PIN TSOP (8MM x 14MM)



FIGURE 3: PIN ASSIGNMENTS FOR 28-PIN AND 32-PIN PDIP



**Data Sheet** 

### TABLE 2: PIN DESCRIPTION

| Symbol                                       | Pin Name                             | Functions                                                                                                                              |
|----------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>MS</sub> <sup>1</sup> -A <sub>0</sub> | Address Inputs                       | To provide memory addresses                                                                                                            |
| DQ <sub>7</sub> -DQ <sub>0</sub>             | Data Input/output                    | To output data during Read cycles and receive input data during Program cycles The outputs are in tri-state when OE# or CE# is high.   |
| CE#                                          | Chip Enable                          | To activate the device when CE# is low                                                                                                 |
| OE#                                          | Output Enable                        | For SST27SF256/010/020, to gate the data output buffers during Read operation                                                          |
| OE#/V <sub>PP</sub>                          | Output Enable/V <sub>PP</sub>        | For SST27SF512, to gate the data output buffers during Read operation and high voltage pin during Chip-Erase and programming operation |
| $V_{PP}$                                     | Power Supply for<br>Program or Erase | For SST27SF256/010/020, high voltage pin during Chip-Erase and programming operation 12V (±5%)                                         |
| $V_{DD}$                                     | Power Supply                         | To provide 5.0V supply (±10%)                                                                                                          |
| $V_{SS}$                                     | Ground                               |                                                                                                                                        |
| NC                                           | No Connection                        | Unconnected pins.                                                                                                                      |

T2.3 502

1.  $A_{MS}$  = Most significant address  $A_{MS}$  =  $A_{14}$  for SST27SF256,  $A_{15}$  for SST27SF512,  $A_{16}$  for SST27SF010, and  $A_{17}$  for SST27SF020



T3.1 502

**Data Sheet** 

TABLE 3: OPERATION MODES SELECTION FOR SST27SF256

| Mode                   | CE#             | OE#             | V <sub>PP</sub>                    | A <sub>9</sub>  | DQ                                         | Address                                                                        |
|------------------------|-----------------|-----------------|------------------------------------|-----------------|--------------------------------------------|--------------------------------------------------------------------------------|
| Read                   | $V_{IL}$        | $V_{IL}$        | V <sub>DD</sub> or V <sub>SS</sub> | A <sub>IN</sub> | D <sub>OUT</sub>                           | A <sub>IN</sub>                                                                |
| Output Disable         | $V_{IL}$        | $V_{IH}$        | V <sub>DD</sub> or V <sub>SS</sub> | Х               | High Z                                     | X                                                                              |
| Byte-Program           | $V_{IL}$        | $V_{IH}$        | $V_{PPH}$                          | A <sub>IN</sub> | D <sub>IN</sub>                            | A <sub>IN</sub>                                                                |
| Standby                | $V_{IH}$        | Χ               | V <sub>DD</sub> or V <sub>SS</sub> | Х               | High Z                                     | X                                                                              |
| Chip-Erase             | $V_{IL}$        | V <sub>IH</sub> | V <sub>PPH</sub>                   | V <sub>H</sub>  | High Z                                     | X                                                                              |
| Program/Erase Inhibit  | $V_{IH}$        | Χ               | $V_{PPH}$                          | Х               | High Z                                     | X                                                                              |
| Product Identification | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>DD</sub> or V <sub>SS</sub> | V <sub>H</sub>  | Manufacturer's ID (BFH)<br>Device ID (A3H) | $A_{14} - A_1 = V_{IL}, A_0 = V_{IL}$<br>$A_{14} - A_1 = V_{IL}, A_0 = V_{IH}$ |

- V . V . - 1 V

**Note:**  $X = V_{IL}$  or  $V_{IH}$  $V_{PPH} = 12V \pm 5\%$ ,  $V_{H} = 12V \pm 5\%$ 

### TABLE 4: OPERATION MODES SELECTION FOR SST27SF512

| Mode                   | CE#             | OE#/V <sub>PP</sub> | A <sub>9</sub>  | DQ                                      | Address                                                                        |
|------------------------|-----------------|---------------------|-----------------|-----------------------------------------|--------------------------------------------------------------------------------|
| Read                   | V <sub>IL</sub> | $V_{IL}$            | A <sub>IN</sub> | D <sub>OUT</sub>                        | A <sub>IN</sub>                                                                |
| Output Disable         | $V_{IL}$        | $V_{IH}$            | Х               | High Z                                  | ×                                                                              |
| Program                | V <sub>IL</sub> | $V_{PPH}$           | A <sub>IN</sub> | D <sub>IN</sub>                         | A <sub>IN</sub>                                                                |
| Standby                | $V_{IH}$        | X                   | Х               | High Z                                  | x                                                                              |
| Chip-Erase             | V <sub>IL</sub> | $V_{PPH}$           | $V_{H}$         | High Z                                  | x                                                                              |
| Program/Erase Inhibit  | $V_{IH}$        | $V_{PPH}$           | Х               | High Z                                  | x                                                                              |
| Product Identification | $V_{IL}$        | $V_{IL}$            | $V_{H}$         | Manufacturer's ID (BFH)                 | $A_{15} - A_1 = V_{IL}, A_0 = V_{IL}$                                          |
| Product Identification | V <sub>IL</sub> | $V_{IL}$            | V <sub>H</sub>  | Manufacturer's ID (BFH) Device ID (A4H) | $A_{15} - A_1 = V_{IL}, A_0 = V_{IL}$<br>$A_{15} - A_1 = V_{IL}, A_0 = V_{IH}$ |

**Note:**  $X = V_{IL}$  or  $V_{IH}$  $V_{PPH} = 12V \pm 5\%$ ,  $V_{H} = 12V \pm 5\%$ 

T4.1 502

### TABLE 5: OPERATION MODES SELECTION FOR SST27SF010/020

| Mode                   | CE#             | OE#             | PGM#     | A <sub>9</sub>  | $V_{PP}$                           | DQ                                                | Address                                                                            |
|------------------------|-----------------|-----------------|----------|-----------------|------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------|
| Read                   | $V_{IL}$        | $V_{IL}$        | Х        | A <sub>IN</sub> | $V_{DD}$ or $V_{SS}$               | D <sub>OUT</sub>                                  | A <sub>IN</sub>                                                                    |
| Output Disable         | $V_{IL}$        | $V_{IH}$        | Х        | Χ               | $V_{DD}$ or $V_{SS}$               | High Z                                            | A <sub>IN</sub>                                                                    |
| Program                | $V_{IL}$        | $V_{IH}$        | $V_{IL}$ | A <sub>IN</sub> | V <sub>PPH</sub>                   | D <sub>IN</sub>                                   | A <sub>IN</sub>                                                                    |
| Standby                | $V_{IH}$        | Χ               | Х        | Χ               | $V_{DD}$ or $V_{SS}$               | High Z                                            | X                                                                                  |
| Chip-Erase             | $V_{IL}$        | $V_{IH}$        | $V_{IL}$ | $V_{H}$         | $V_{PPH}$                          | High Z                                            | X                                                                                  |
| Program/Erase Inhibit  | $V_{IH}$        | Χ               | Х        | Χ               | $V_{PPH}$                          | High Z                                            | X                                                                                  |
| Product Identification | V <sub>IL</sub> | V <sub>IL</sub> | Х        | $V_{H}$         | V <sub>DD</sub> or V <sub>SS</sub> | Manufacturer's ID (BFH)<br>Device ID <sup>1</sup> | $A_{MS}^2 - A_1 = V_{IL}, A_0 = V_{IL}$<br>$A_{MS}^2 - A_1 = V_{IL}, A_0 = V_{IH}$ |

T5.1 502

 $A_{MS} = A_{16}$  for SST27SF010 and  $A_{17}$  for SST27SF020

Note:  $X = V_{IL}$  or  $V_{IH}$ 

 $V_{PPH} = 12V \pm 5\%, V_{H} = 12V \pm 5\%$ 

<sup>1.</sup> Device ID = A5H for SST27SF010 and A6H for SST27SF020

<sup>2.</sup>  $A_{MS} = Most significant address$ 



Data Sheet

**Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.)

| Temperature Under Bias                                                | 55°C to +125°C                |
|-----------------------------------------------------------------------|-------------------------------|
| Storage Temperature                                                   | 65°C to +150°C                |
| D. C. Voltage on Any Pin to Ground Potential                          | 0.5V to V <sub>DD</sub> +0.5V |
| Transient Voltage (<20 ns) on Any Pin to Ground Potential             | 1.0V to V <sub>DD</sub> +1.0V |
| Voltage on A <sub>9</sub> and V <sub>PP</sub> Pin to Ground Potential | 0.5V to 14.0V                 |
| Package Power Dissipation Capability (Ta = 25°C)                      | 1.0W                          |
| Through Hold Lead Soldering Temperature (10 Seconds)                  | 300°C                         |
| Surface Mount Lead Soldering Temperature (3 Seconds)                  | 240°C                         |
| Output Short Circuit Current <sup>1</sup>                             |                               |
|                                                                       |                               |

<sup>1.</sup> Outputs shorted for no more than one second. No more than one output shorted at a time.

### **OPERATING RANGE**

| Range      | Ambient Temp | $V_{DD}$ | $V_{PP}$ |
|------------|--------------|----------|----------|
| Commercial | 0°C to +70°C | 5.0V±10% | 12V±5%   |

### **AC CONDITIONS OF TEST**

| Input Rise/Fall Time 10 ns                                                                  |
|---------------------------------------------------------------------------------------------|
| Output Load $C_L = 100 \text{ pF}$ for 90 ns<br>Output Load $C_L = 30 \text{ pF}$ for 70 ns |
| See Figures 11 and 12                                                                       |

TABLE 6: READ MODE DC OPERATING CHARACTERISTICS FOR SST27SF256/512/010/020  $V_{DD} = 5.0V \pm 10\%$ ,  $V_{PP} = V_{DD}$  OR  $V_{SS}$  (Ta = 0°C to +70°C (Commercial))

|                  |                                              |     | Limits               |       |                                                                                                                                                     |
|------------------|----------------------------------------------|-----|----------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | Parameter                                    | Min | Max                  | Units | Test Conditions                                                                                                                                     |
| I <sub>DD</sub>  | V <sub>DD</sub> Read Current                 |     |                      |       | Address input=V <sub>IL</sub> /V <sub>IH</sub> at f=1/T <sub>RC</sub> Min<br>V <sub>DD</sub> =V <sub>DD</sub> Max                                   |
|                  |                                              |     | 30                   | mA    | CE#=OE#=V <sub>IL</sub> , all I/Os open                                                                                                             |
| $I_{PPR}$        | V <sub>PP</sub> Read Current                 |     |                      |       | Address input=V <sub>IL</sub> /V <sub>IH</sub> at f=1/T <sub>RC</sub> Min<br>V <sub>DD</sub> =V <sub>DD</sub> Max, V <sub>PP</sub> =V <sub>DD</sub> |
|                  |                                              |     | 100                  | μΑ    | CE#=OE#=V <sub>IL</sub> , all I/Os open                                                                                                             |
| I <sub>SB1</sub> | Standby V <sub>DD</sub> Current (TTL input)  |     | 3                    | mA    | CE#=V <sub>IH</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max                                                                                          |
| I <sub>SB2</sub> | Standby V <sub>DD</sub> Current (CMOS input) |     | 100                  | μA    | CE#=V <sub>DD</sub> -0.3<br>V <sub>DD</sub> =V <sub>DD</sub> Max                                                                                    |
| ILI              | Input Leakage Current                        |     | 1                    | μΑ    | V <sub>IN</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max                                                                      |
| I <sub>LO</sub>  | Output Leakage Current                       |     | 10                   | μΑ    | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max                                                                     |
| V <sub>IL</sub>  | Input Low Voltage                            |     | 0.8                  | V     | V <sub>DD</sub> =V <sub>DD</sub> Min                                                                                                                |
| $V_{IH}$         | Input High Voltage                           | 2.0 | V <sub>DD</sub> +0.5 | V     | V <sub>DD</sub> =V <sub>DD</sub> Max                                                                                                                |
| $V_{OL}$         | Output Low Voltage                           |     | 0.2                  | V     | I <sub>OL</sub> =2.1 mA, V <sub>DD</sub> =V <sub>DD</sub> Min                                                                                       |
| $V_{OH}$         | Output High Voltage                          | 2.4 |                      | V     | I <sub>OH</sub> =-400 μA, V <sub>DD</sub> =V <sub>DD</sub> Min                                                                                      |
| I <sub>H</sub>   | Supervoltage Current for A <sub>9</sub>      |     | 100                  | μA    | CE#=OE#=V <sub>IL</sub> , A <sub>9</sub> =V <sub>H</sub> Max                                                                                        |

T6.3 502





**Data Sheet** 

TABLE 7: PROGRAM/ERASE DC OPERATING CHARACTERISTICS FOR SST27SF256  $V_{DD}=5.0V\pm10\%, V_{PP}=V_{PPH} (Ta=25^{\circ}C\pm5^{\circ}C)$ 

|                |                                          |      | Limits |       |                                                                                                          |
|----------------|------------------------------------------|------|--------|-------|----------------------------------------------------------------------------------------------------------|
| Symbol         | Parameter                                | Min  | Max    | Units | Test Conditions                                                                                          |
| $I_{DD}$       | V <sub>DD</sub> Erase or Program Current |      | 30     | mA    | CE#=V <sub>IL,</sub> OE#=V <sub>IH</sub> , V <sub>PP</sub> =12V±5%, V <sub>DD</sub> =V <sub>DD</sub> Max |
| $I_{PP}$       | V <sub>PP</sub> Erase or Program Current |      | 1      | mA    | CE#=V <sub>IL,</sub> OE#=V <sub>IH</sub> , V <sub>PP</sub> =12V±5%, V <sub>DD</sub> =V <sub>DD</sub> Max |
| ILI            | Input Leakage Current                    |      | 1      | μΑ    | V <sub>IN</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max                           |
| $I_{LO}$       | Output Leakage Current                   |      | 1      | μΑ    | $V_{OUT}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max                                                     |
| V <sub>H</sub> | Supervoltage for A <sub>9</sub>          | 11.4 | 12.6   | V     | CE#=OE#=V <sub>IL</sub> ,                                                                                |
| I <sub>H</sub> | Supervoltage Current for A <sub>9</sub>  |      | 100    | μΑ    | CE#=OE#=V <sub>IL</sub> , A <sub>9</sub> =V <sub>H</sub> Max                                             |
| $V_{PPH}$      | High Voltage for V <sub>PP</sub> Pin     | 11.4 | 12.6   | V     |                                                                                                          |

T7.1 502

TABLE 8: PROGRAM/ERASE DC OPERATING CHARACTERISTICS FOR SST27SF512  $V_{DD}=5.0V\pm10\%, V_{PP}=V_{PPH} (Ta=25^{\circ}C\pm5^{\circ}C)$ 

|                 |                                          |      | Limits |       |                                                                                        |
|-----------------|------------------------------------------|------|--------|-------|----------------------------------------------------------------------------------------|
| Symbol          | Parameter                                | Min  | Max    | Units | Test Conditions                                                                        |
| I <sub>DD</sub> | V <sub>DD</sub> Erase or Program Current |      | 30     | mA    | CE#=V <sub>IL,</sub> OE#/V <sub>PP</sub> =12V±5%, V <sub>DD</sub> =V <sub>DD</sub> Max |
| $I_{PP}$        | V <sub>PP</sub> Erase or Program Current |      | 1      | mΑ    | CE#=V <sub>IL,</sub> OE#/V <sub>PP</sub> =12V±5%, V <sub>DD</sub> =V <sub>DD</sub> Max |
| ILI             | Input Leakage Current                    |      | 1      | μΑ    | V <sub>IN</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max         |
| $I_{LO}$        | Output Leakage Current                   |      | 1      | μΑ    | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max        |
| $V_{H}$         | Supervoltage for A <sub>9</sub>          | 11.4 | 12.6   | V     | CE#=OE#/V <sub>PP</sub> =V <sub>IL,</sub>                                              |
| I <sub>H</sub>  | Supervoltage Current for A <sub>9</sub>  |      | 100    | μΑ    | CE#=OE#/V <sub>PP</sub> =V <sub>IL</sub> , A <sub>9</sub> =V <sub>H</sub> Max          |
| $V_{PPH}$       | High Voltage for OE#/V <sub>PP</sub> Pin | 11.4 | 12.6   | V     |                                                                                        |

T8.1 502

TABLE 9: PROGRAM/ERASE DC OPERATING CHARACTERISTICS FOR SST27SF010/020  $V_{DD}$ =5.0V±10%,  $V_{PP}$ = $V_{PPH}$  (Ta=25°C±5°C)

|                 |                                          |      | Limits |       |                                                                           |
|-----------------|------------------------------------------|------|--------|-------|---------------------------------------------------------------------------|
| Symbol          | Parameter                                | Min  | Max    | Units | Test Conditions                                                           |
| I <sub>DD</sub> | V <sub>DD</sub> Erase or Program Current |      | 30     | mA    | CE#=PGM#=V <sub>IL</sub> , OE#=V <sub>IH</sub> , V <sub>PP</sub> =12V±5%, |
|                 |                                          |      |        |       | V <sub>DD</sub> =V <sub>DD</sub> Max                                      |
| $I_{PP}$        | V <sub>PP</sub> Erase or Program Current |      | 1      | mA    | CE#=PGM#=V <sub>IL</sub> , OE#=V <sub>IH</sub> , V <sub>PP</sub> =12V±5%, |
|                 |                                          |      |        |       | V <sub>DD</sub> =V <sub>DD</sub> Max                                      |
| ILI             | Input Leakage Current                    |      | 1      | μΑ    | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max                       |
| $I_{LO}$        | Output Leakage Current                   |      | 1      | μΑ    | $V_{OUT}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max                      |
| $V_{H}$         | Supervoltage for A <sub>9</sub>          | 11.4 | 12.6   | V     | CE#=OE#=V <sub>IL,</sub>                                                  |
| I <sub>H</sub>  | Supervoltage Current for A <sub>9</sub>  |      | 100    | μΑ    | CE#=OE#=V <sub>IL</sub> , A <sub>9</sub> =V <sub>H</sub> Max              |
| $V_{PPH}$       | High Voltage for V <sub>PP</sub> Pin     | 11.4 | 12.6   | V     |                                                                           |

T9.1 502



**Data Sheet** 

### TABLE 10: RECOMMENDED SYSTEM POWER-UP TIMINGS

| Symbol                             | Parameter                   | Minimum | Units |
|------------------------------------|-----------------------------|---------|-------|
| T <sub>PU-READ</sub> <sup>1</sup>  | Power-up to Read Operation  | 100     | μs    |
| T <sub>PU-WRITE</sub> <sup>1</sup> | Power-up to Write Operation | 100     | μs    |

T10.1 502

#### TABLE 11: CAPACITANCE (Ta = 25°C, f=1 Mhz, other pins open)

| Parameter                     | Description         | Test Condition | Maximum |
|-------------------------------|---------------------|----------------|---------|
| C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 12 pF   |
| C <sub>IN</sub> <sup>1</sup>  | Input Capacitance   | $V_{IN} = 0V$  | 6 pF    |

T11.0 502

### **TABLE 12: RELIABILITY CHARACTERISTICS**

| Symbol                        | Parameter      | Minimum Specification | Units  | Test Method         |
|-------------------------------|----------------|-----------------------|--------|---------------------|
| N <sub>END</sub> <sup>1</sup> | Endurance      | 1000                  | Cycles | JEDEC Standard A117 |
| T <sub>DR</sub> <sup>1</sup>  | Data Retention | 100                   | Years  | JEDEC Standard A103 |
| I <sub>LTH</sub> <sup>1</sup> | Latch Up       | 100                   | mA     | JEDEC Standard 78   |

T12.2 502

### **AC CHARACTERISTICS**

TABLE 13: READ CYCLE TIMING PARAMETERS V<sub>DD</sub> = 5.0V±10% (Ta = 0°C to +70°C (Commercial))

|                               |                                 |     | SST27SF256-70<br>SST27SF512-70<br>SST27SF010-70<br>SST27SF020-70 |     | SST27SF256-90<br>SST27SF512-90<br>SST27SF010-90<br>SST27SF020-90 |       |
|-------------------------------|---------------------------------|-----|------------------------------------------------------------------|-----|------------------------------------------------------------------|-------|
| Symbol                        | Parameter                       | Min | Max                                                              | Min | Max                                                              | Units |
| T <sub>RC</sub>               | Read Cycle Time                 | 70  |                                                                  | 90  |                                                                  | ns    |
| T <sub>CE</sub>               | Chip Enable Access Time         |     | 70                                                               |     | 90                                                               | ns    |
| T <sub>AA</sub>               | Address Access Time             |     | 70                                                               |     | 90                                                               | ns    |
| T <sub>OE</sub>               | Output Enable Access Time       |     | 35                                                               |     | 45                                                               | ns    |
| T <sub>CLZ</sub> <sup>1</sup> | CE# Low to Active Output        | 0   |                                                                  | 0   |                                                                  | ns    |
| T <sub>OLZ</sub> <sup>1</sup> | OE# Low to Active Output        | 0   |                                                                  | 0   |                                                                  | ns    |
| T <sub>CHZ</sub> <sup>1</sup> | CE# High to High-Z Output       |     | 25                                                               |     | 30                                                               | ns    |
| T <sub>OHZ</sub> <sup>1</sup> | OE# High to High-Z Output       |     | 25                                                               |     | 30                                                               | ns    |
| T <sub>OH</sub> <sup>1</sup>  | Output Hold from Address Change | 0   |                                                                  | 0   |                                                                  | ns    |

T13.1 502

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

<sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.



**Data Sheet** 

TABLE 14: PROGRAM/ERASE CYCLE TIMING PARAMETERS FOR SST27SF256

| Symbol           | Parameter                                        | Min | Max | Units |
|------------------|--------------------------------------------------|-----|-----|-------|
| T <sub>AS</sub>  | Address Setup Time                               | 1   |     | μs    |
| T <sub>AH</sub>  | Address Hold Time                                | 1   |     | μs    |
| T <sub>PRT</sub> | V <sub>PP</sub> Pulse Rise Time                  | 50  |     | ns    |
| T <sub>VPS</sub> | V <sub>PP</sub> Setup Time                       | 1   |     | μs    |
| $T_{VPH}$        | V <sub>PP</sub> Hold Time                        | 1   |     | μs    |
| $T_PW$           | CE# Program Pulse Width                          | 20  | 30  | μs    |
| T <sub>EW</sub>  | CE# Erase Pulse Width                            | 100 | 500 | ms    |
| T <sub>DS</sub>  | Data Setup Time                                  | 1   |     | μs    |
| T <sub>DH</sub>  | Data Hold Time                                   | 1   |     | μs    |
| $T_{VR}$         | V <sub>PP</sub> and A <sub>9</sub> Recovery Time | 1   |     | μs    |
| T <sub>ART</sub> | A <sub>9</sub> Rise Time to 12V during Erase     | 50  |     | ns    |
| T <sub>A9S</sub> | A <sub>9</sub> Setup Time during Erase           | 1   |     | μs    |
| T <sub>A9H</sub> | A <sub>9</sub> Hold Time during Erase            | 1   |     | μs    |

T14.0 502

TABLE 15: PROGRAM/ERASE CYCLE TIMING PARAMETERS FOR SST27SF512

| Symbol           | Parameter                                            | Min | Max | Units |
|------------------|------------------------------------------------------|-----|-----|-------|
| T <sub>AS</sub>  | Address Setup Time                                   | 1   |     | μs    |
| T <sub>AH</sub>  | Address Hold Time                                    | 1   |     | μs    |
| T <sub>PRT</sub> | OE#/V <sub>PP</sub> Pulse Rise Time                  | 50  |     | ns    |
| T <sub>VPS</sub> | OE#/V <sub>PP</sub> Setup Time                       | 1   |     | μs    |
| $T_{VPH}$        | OE#/V <sub>PP</sub> Hold Time                        | 1   |     | μs    |
| T <sub>PW</sub>  | CE# Program Pulse Width                              | 20  | 30  | μs    |
| T <sub>EW</sub>  | CE# Erase Pulse Width                                | 100 | 500 | ms    |
| T <sub>DS</sub>  | Data Setup Time                                      | 1   |     | μs    |
| $T_DH$           | Data Hold Time                                       | 1   |     | μs    |
| $T_VR$           | OE#/V <sub>PP</sub> and A <sub>9</sub> Recovery Time | 1   |     | μs    |
| T <sub>ART</sub> | A <sub>9</sub> Rise Time to 12V during Erase         | 50  |     | ns    |
| T <sub>A9S</sub> | A <sub>9</sub> Setup Time during Erase               | 1   |     | μs    |
| T <sub>A9H</sub> | A <sub>9</sub> Hold Time during Erase                | 1   |     | μs    |

T15.0 502

TABLE 16: PROGRAM/ERASE CYCLE TIMING PARAMETERS FOR SST27SF010/020

| Symbol           | Parameter                                    | Min | Max | Units |
|------------------|----------------------------------------------|-----|-----|-------|
| T <sub>CES</sub> | CE# Setup Time                               | 1   |     | μs    |
| T <sub>CEH</sub> | CE# Hold Time                                | 1   |     | μs    |
| T <sub>AS</sub>  | Address Setup Time                           | 1   |     | μs    |
| T <sub>AH</sub>  | Address Hold Time                            | 1   |     | μs    |
| T <sub>PRT</sub> | V <sub>PP</sub> Pulse Rise Time              | 50  |     | ns    |
| T <sub>VPS</sub> | V <sub>PP</sub> Setup Time                   | 1   |     | μs    |
| T <sub>VPH</sub> | V <sub>PP</sub> Hold Time                    | 1   |     | μs    |
| $T_PW$           | PGM# Program Pulse Width                     | 20  | 30  | μs    |
| T <sub>EW</sub>  | PGM# Erase Pulse Width                       | 100 | 500 | ms    |
| $T_{DS}$         | Data Setup Time                              | 1   |     | μs    |
| $T_{DH}$         | Data Hold Time                               | 1   |     | μs    |
| $T_{VR}$         | A <sub>9</sub> Recovery Time for Erase       | 1   |     | μs    |
| T <sub>ART</sub> | A <sub>9</sub> Rise Time to 12V during Erase | 50  |     | ns    |
| T <sub>A9S</sub> | A <sub>9</sub> Setup Time during Erase       | 1   |     | μs    |
| T <sub>A9H</sub> | A <sub>9</sub> Hold Time during Erase        | 1   |     | μs    |

T16.0 502



FIGURE 4: READ CYCLE TIMING DIAGRAM FOR SST27SF256/512/010/020



FIGURE 5: CHIP-ERASE TIMING DIAGRAM FOR SST27SF256







FIGURE 6: READ CYCLE TIMING DIAGRAM FOR SST27SF512



FIGURE 7: CHIP-ERASE TIMING DIAGRAM FOR SST27SF010/020





FIGURE 8: BYTE-PROGRAM TIMING DIAGRAM FOR SST27SF256



FIGURE 9: BYTE-PROGRAM TIMING DIAGRAM FOR SST27SF512







FIGURE 10: BYTE-PROGRAM TIMING DIAGRAM FOR SST27SF010/020



**Data Sheet** 



AC test inputs are driven at  $V_{IHT}$  (2.4 V) for a logic "1" and  $V_{ILT}$  (0.4 V) for a logic "0". Measurement reference points for inputs and outputs are  $V_{HT}$  (2.0 V) and  $V_{LT}$  (0.8 V). Input rise and fall times (10%  $\leftrightarrow$  90%) are <10 ns.

 $\begin{aligned} \textbf{Note:} \quad & V_{\text{HT}} - V_{\text{HIGH}} \text{ Test} \\ & V_{\text{LT}} - V_{\text{LOW}} \text{ Test} \\ & V_{\text{IHT}} - V_{\text{INPUT}} \text{ HIGH Test} \\ & V_{\text{ILT}} - V_{\text{INPUT}} \text{ LOW Test} \end{aligned}$ 

FIGURE 11: AC INPUT/OUTPUT REFERENCE WAVEFORMS



FIGURE 12: A TEST LOAD EXAMPLE







FIGURE 13: Chip-Erase Algorithm for SST27SF256





FIGURE 14: CHIP-ERASE ALGORITHM FOR SST27SF512





FIGURE 15: CHIP-ERASE ALGORITHM FOR SST27SF010/020





FIGURE 16: BYTE-PROGRAM ALGORITHM FOR SST27SF256





FIGURE 17: BYTE-PROGRAM ALGORITHM FOR SST27SF512





FIGURE 18: BYTE-PROGRAM ALGORITHM FOR SST27SF010/020







**Data Sheet** 

### Valid combinations for SST27SF256

SST27SF256-70-3C-NH SST27SF256-70-3C-WH SST27SF256-70-3C-PG SST27SF256-90-3C-NH SST27SF256-90-3C-PG

#### Valid combinations for SST27SF512

SST27SF512-70-3C-NH SST27SF512-70-3C-WH SST27SF512-70-3C-PG SST27SF512-90-3C-NH SST27SF512-90-3C-PG

#### Valid combinations for SST27SF010

SST27SF010-70-3C-NH SST27SF010-70-3C-WH SST27SF010-70-3C-PH SST27SF010-90-3C-NH SST27SF010-90-3C-PH

#### Valid combinations for SST27SF020

SST27SF020-70-3C-NH SST27SF020-70-3C-WH SST27SF020-70-3C-PH SST27SF020-90-3C-NH SST27SF020-90-3C-PH

**Example:** Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations.



**Data Sheet** 

### **PACKAGING DIAGRAMS**



32-PIN PLASTIC LEAD CHIP CARRIER (PLCC) SST PACKAGE CODE: NH



32-PIN THIN SMALL OUTLINE PACKAGE (TSOP) 8MM X 14MM SST PACKAGE CODE: WH



**Data Sheet** 



28-PIN PLASTIC DUAL-IN-LINE PACKAGE (PDIP) SST PACKAGE CODE: PG



32-PIN PLASTIC DUAL-IN-LINE PACKAGE (PDIP) SST PACKAGE CODE: PH

Silicon Storage Technology, Inc. • 1171 Sonora Court • Sunnyvale, CA 94086 • Telephone 408-735-9110 • Fax 408-735-9036 www.SuperFlash.com or www.ssti.com