

# 16 Kbit (2Kb x8) Parallel EEPROM

- FAST ACCESS TIME:
  - 150ns at 5V
  - 250ns at 3V
- SINGLE SUPPLY VOLTAGE:
  - $-5V \pm 10\%$  for M28C16A and M28C17A
  - 2.7V to 3.6V for M28C16-xxW
- LOW POWER CONSUMPTION
- FAST WRITE CYCLE
  - 32 Bytes Page Write Operation
  - Byte or Page Write Cycle: 5ms
- ENHANCED END OF WRITE DETECTION
  - Ready/Busy Open Drain Output
  - Data Polling
  - Toggle Bit
- PAGE LOAD TIMER STATUS BIT
- HIGH RELIABILITY SINGLE POLYSILICON, CMOS TECHNOLOGY
  - Endurance > 100,000 Erase/Write Cycles
  - Data Retention >40 Years
- JEDEC APPROVED BYTEWIDE PIN OUT

## **DESCRIPTION**

The M28C16A and M28C17A are 2K x8 low power Parallel EEPROM fabricated with STMicroelectronics proprietary single polysilicon CMOS technology. The device offers fast access time with low power dissipation and requires a 5V or 3V power supply.

Table 1. Signal Names

| A0-A10          | Address Input       |
|-----------------|---------------------|
| DQ0-DQ7         | Data Input / Output |
| $\overline{W}$  | Write Enable        |
| Ē               | Chip Enable         |
| G               | Output Enable       |
| R₩              | Ready / Busy        |
| Vcc             | Supply Voltage      |
| V <sub>SS</sub> | Ground              |



Figure 1. Logic Diagram



August 1998 1/19

Figure 2A. DIP Pin Connections



Warning: NC = Not Connected, DU = Don't Use.

Figure 2B. LCC Pin Connections



Warning: NC = Not Connected, DU = Don't Use. Note: 1. Pin 2 is either RB for M28C17A or NC for M28C16A.

Figure 2C. SO Pin Connections



Warning: NC = Not Connected, DU = Don't Use.

Figure 2D. TSOP Pin Connections



Warning: NC = Not Connected, DU = Don't Use.

Table 2. Absolute Maximum Ratings (1)

| Symbol           | Parameter                                          | Value                        | Unit |
|------------------|----------------------------------------------------|------------------------------|------|
| T <sub>A</sub>   | Ambient Operating Temperature (2)                  | - 40 to 85                   | °C   |
| T <sub>STG</sub> | Storage Temperature Range                          | – 65 to 150                  | °C   |
| V <sub>CC</sub>  | Supply Voltage                                     | - 0.3 to 6.5                 | V    |
| V <sub>IO</sub>  | Input/Output Voltage                               | -0.3 to V <sub>CC</sub> +0.6 | V    |
| VI               | Input Voltage                                      | - 0.3 to 6.5                 | V    |
| V <sub>ESD</sub> | Electrostatic Discharge Voltage (Human Body model) | 3000                         | V    |

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Depends on range.

Table 3. Operating Modes

| Mode                    | Ē               | G               | w               | DQ0 - DQ7        |
|-------------------------|-----------------|-----------------|-----------------|------------------|
| Read                    | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Data Out         |
| Write                   | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$        | Data In          |
| Standby / Write Inhibit | V <sub>IH</sub> | Х               | Х               | Hi-Z             |
| Write Inhibit           | Х               | Х               | V <sub>IH</sub> | Data Out or Hi-Z |
| Write Inhibit           | Х               | VIL             | Х               | Data Out or Hi-Z |
| Output Disable          | Х               | V <sub>IH</sub> | Х               | Hi-Z             |

Note: X = V<sub>IH</sub> or V<sub>IL</sub>

## **DESCRIPTION** (cont'd)

The circuit has been designed to offer a flexible microcontroller interface featuring both hardware and software handshaking mode with Ready/Busy, Data Polling and Toggle Bit. The M28C16A/17A supports 32 byte page write operation.

### PIN DESCRITPION

**Addresses (A0-A10).** The address inputs select an 8-bit memory location during a read or write operation.

**Chip Enable (E).** The chip enable input must be low to enable all read/write operations. When Chip Enable is high, power consumption is reduced.

Output Enable ( $\overline{G}$ ). The Output Enable input controls the data output buffers and is used to initiate read operations.

**Data In/Out (DQ0 - DQ7).** Data is written to or read from the M28C16A/17A through the I/O pins.

Write Enable (W). The Write Enable input controls the writing of data to the M28C16A/17A.

**Ready/Busy (RB).** Ready/Busy is an open drain output that can be used to detect the end of the internal write cycle. Ready/Busy is available for the M28C17A in PDIP, PLCC and SO packages, and for the M28C16A in TSOP only.

## **OPERATION**

In order to prevent data corruption and inadvertent write operations during power-up, a Power On Reset (POR) circuit resets all internal programming cicuitry. Access to the memory in write mode is allowed after a power-up as specified in Table 7.

#### Read

The M28C16A/17A is accessed like a static RAM. When  $\overline{E}$  and  $\overline{G}$  are low with  $\overline{W}$  high, the data addressed is presented on the I/O pins. The I/O pins are high impedance when either  $\overline{G}$  or  $\overline{E}$  is high.

Figure 3. Block Diagram



## **OPERATION** (cont'd)

#### Write

Write operations are initiated when both  $\overline{W}$  and  $\overline{E}$  are low and  $\overline{G}$  is high. The M28C16A/17A supports both  $\overline{E}$  and  $\overline{W}$  controlled write cycles. The Address is latched by the falling edge of  $\overline{E}$  or  $\overline{W}$  which ever occurs last and the Data on the rising edge of  $\overline{E}$  or  $\overline{W}$  which ever occurs first. Once initiated the write operation is internally timed until completion.

## **Page Write**

Page write allows up to 32 bytes to be consecutively latched into the memory prior to initiating a

Figure 4. Status Bit Assignment



programming cycle. All bytes must be located in a single page address, that is A5 - A10 must be the same for all bytes. The page write can be initiated during any byte write operation.

Following the first byte write instruction the host may send another address and data up to a maximum of  $t_{WHWH}$  after the rising edge of  $\overline{E}$  or  $\overline{W}$  which ever occurs first. If a transition of  $\overline{E}$  or  $\overline{W}$  is not detected within  $t_{WHWH}$ , the internal programming cycle will start.

#### **Microcontroller Control Interface**

The M28C16A/17A provides two write operation status bits and one status pin that can be used to minimize the system write cycle. These signals are available on the I/O port bits DQ7 or DQ6 of the memory during programming cycle only, or as the RB signal on a separate pin.

**Data Polling bit (DQ7).** During the internal write cycle, any attempt to read the last byte written will produce on DQ7 the complementary value of the previously latched bit. Once the write cycle is finished the true logic value appears on DQ7 in the read cycle.

Table 4. AC Measurement Conditions

| Input Rise and Fall Times             | ≤ 20ns       |
|---------------------------------------|--------------|
| Input Pulse Voltages                  | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 0.8V to 2.0V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

Figure 5. AC Testing Input Output Waveforms



Figure 6. AC Testing Equivalent Load Circuit



Table 5. Capacitance (1)  $(T_A = 25 \, ^{\circ}C, f = 1 \, MHz)$ 

| Symbol           | Parameter          | Test Condition        | Min | Max | Unit |
|------------------|--------------------|-----------------------|-----|-----|------|
| $C_{IN}$         | Input Capacitance  | $V_{IN} = 0V$         |     | 6   | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

Table 6. Read Mode DC Characteristics for M28C16A and M28C17A ( $T_A = -40$  to  $85^{\circ}$ C,  $V_{CC} = 4.5$ V to 5.5V)

| Symbol                         | Parameter                            | Test Condition                                           | Min  | Max                   | Unit |
|--------------------------------|--------------------------------------|----------------------------------------------------------|------|-----------------------|------|
| ILI                            | Input Leakage Current                | $0V \le V_{IN} \le V_{CC}$                               |      | 10                    | μΑ   |
| I <sub>LO</sub>                | Output Leakage Current               | $0V \le V_{IN} \le V_{CC}$                               |      | 10                    | μΑ   |
| I <sub>CC</sub> <sup>(1)</sup> | Supply Current (TTL and CMOS inputs) | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, f = 5MHz$ |      | 25                    | mA   |
| I <sub>CC1</sub> (1)           | Supply Current (Standby) TTL         | E = V <sub>IH</sub>                                      |      | 1                     | mA   |
| I <sub>CC2</sub> (1)           | Supply Current (Standby) CMOS        | $\overline{E}$ > $V_{CC}$ – 0.3 $V$                      |      | 50                    | μΑ   |
| VIL                            | Input Low Voltage                    |                                                          | -0.3 | 0.8                   | V    |
| $V_{IH}$                       | Input High Voltage                   |                                                          | 2    | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub>                | Output Low Voltage                   | I <sub>OL</sub> = 2.1 mA                                 |      | 0.4                   | V    |
| V <sub>OH</sub>                | Output High Voltage                  | $I_{OH} = -400  \mu A$                                   | 2.4  |                       | V    |

Note: 1. All I/O's open circuit.

Table 7. Power Up Timing for M28C16A and M28C17A  $^{(1)}$   $(T_A$  = -40 to  $85^{\circ}C,\ V_{CC}$  = 4.5V to 5.5V)

| Symbol           | Parameter                                                 |     | Max | Unit |
|------------------|-----------------------------------------------------------|-----|-----|------|
| t <sub>PUR</sub> | Time Delay to Read Operation                              |     | 1   | μs   |
| t <sub>PUW</sub> | Time Delay to Write Operation (once $V_{CC} \ge V_{WI}$ ) |     | 10  | ms   |
| V <sub>WI</sub>  | Write Inhibit Threshold                                   | 1.5 | 2.5 | V    |

Note: 1. Sampled only, not 100% tested.

## Table 8. Read Mode DC Characteristics for M28C16A-W

 $(T_A = -40 \text{ to } 85^{\circ}\text{C}, V_{CC} = 2.7\text{V to } 3.6\text{V})$ 

| Symbol                         | Parameter                            | Test Condition                                            | Min                 | Max                   | Unit |
|--------------------------------|--------------------------------------|-----------------------------------------------------------|---------------------|-----------------------|------|
| ILI                            | Input Leakage Current                | $0V \le V_{IN} \le V_{CC}$                                |                     | 10                    | μΑ   |
| I <sub>LO</sub>                | Output Leakage Current               | $0V \le V_{IN} \le V_{CC}$                                |                     | 10                    | μΑ   |
| I <sub>CC</sub> <sup>(1)</sup> | Supply Current (TTL and CMOS inputs) | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, f = 5 MHz$ |                     | 15                    | mA   |
| I <sub>CC2</sub> (1)           | Supply Current (Standby) CMOS        | Ē > V <sub>CC</sub> −0.3V                                 |                     | 20                    | μΑ   |
| V <sub>IL</sub>                | Input Low Voltage                    |                                                           | -0.3                | 0.6                   | V    |
| V <sub>IH</sub>                | Input High Voltage                   |                                                           | 2                   | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub>                | Output Low Voltage                   | I <sub>OL</sub> = 2.1 mA                                  | ·                   | 0.2 V <sub>CC</sub>   | V    |
| V <sub>OH</sub>                | Output High Voltage                  | $I_{OH} = -400  \mu A$                                    | 0.8 V <sub>CC</sub> |                       | V    |

Note: 1. All I/O's open circuit.

# Table 9. Power Up Timing for M28C16A-W (1)

 $(T_A = -40 \text{ to } 85^{\circ}\text{C}, V_{CC} = 2.7\text{V to } 3.6\text{V})$ 

| Symbol           | Parameter                                                 |     | Max | Unit |
|------------------|-----------------------------------------------------------|-----|-----|------|
| t <sub>PUR</sub> | Time Delay to Read Operation                              |     | 1   | μs   |
| tpuw             | Time Delay to Write Operation (once $V_{CC} \ge V_{WI}$ ) |     | 10  | ms   |
| V <sub>WI</sub>  | Write Inhibit Threshold                                   | 1.5 | 2.5 | V    |

Note: 1. Sampled only, not 100% tested.

Table 10. Read Mode AC Characteristics for M28C16A and M28C17A

 $(T_A = -40 \text{ to } 85^{\circ}\text{C}, V_{CC} = 4.5\text{V to } 5.5\text{V})$ 

|                       |                  |                                            |                                                | M28C16A / M28C17A     |     | 4   |      |    |
|-----------------------|------------------|--------------------------------------------|------------------------------------------------|-----------------------|-----|-----|------|----|
| Symbol                | Alt              | Parameter                                  | Test Condition                                 | est Condition -15 -20 |     | 20  | Unit |    |
|                       |                  |                                            |                                                | min                   | max | min | max  |    |
| t <sub>AVQV</sub>     | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |                       | 150 |     | 200  | ns |
| t <sub>ELQV</sub>     | t <sub>CE</sub>  | Chip Enable, Low to<br>Output Valid        | G = V <sub>IL</sub>                            |                       | 150 |     | 200  | ns |
| t <sub>GLQV</sub>     | t <sub>OE</sub>  | Output Enable Low to<br>Output Valid       | E = V <sub>IL</sub>                            |                       | 70  |     | 80   | ns |
| t <sub>EHQZ</sub> (1) | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                        | 0                     | 50  | 0   | 60   | ns |
| t <sub>GHQZ</sub> (1) | t <sub>DF</sub>  | Output Enable High to Output Hi-Z          | E = V <sub>IL</sub>                            | 0                     | 50  | 0   | 60   | ns |
| t <sub>AXQX</sub>     | t <sub>OH</sub>  | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 0                     |     | 0   |      | ns |

**Note:** 1. Output Hi-Z is defined as the point at which data is no longer driven.

Table 11. Read Mode AC Characteristics for M28C16-W

 $(T_A = -40 \text{ to } 85^{\circ}\text{C}, \ V_{CC} = \ 2.7 \text{V to } 3.6 \text{V})$ 

|                                  |                  |                                            |                                                |     |     | M28C16A / M28C17A |     |    |  |
|----------------------------------|------------------|--------------------------------------------|------------------------------------------------|-----|-----|-------------------|-----|----|--|
| Symbol                           | Alt              | Parameter                                  | Test Condition -25 -30                         |     | 30  | Unit              |     |    |  |
|                                  |                  |                                            |                                                | min | max | min               | max |    |  |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |     | 250 |                   | 300 | ns |  |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | G = V <sub>IL</sub>                            |     | 250 |                   | 300 | ns |  |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to<br>Output Valid       | E = V <sub>IL</sub>                            |     | 100 |                   | 100 | ns |  |
| t <sub>EHQZ</sub> <sup>(1)</sup> | t <sub>DF</sub>  | Chip Enable High to Output Hi-Z            | $\overline{G} = V_{IL}$                        | 0   | 70  | 0                 | 80  | ns |  |
| t <sub>GHQZ</sub> (1)            | t <sub>DF</sub>  | Output Enable High to Output Hi-Z          | E = V <sub>IL</sub>                            | 0   | 70  | 0                 | 80  | ns |  |
| t <sub>AXQX</sub>                | t <sub>OH</sub>  | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 0   |     | 0                 |     | ns |  |

**Note:** 1. Output Hi-Z is defined as the point at which data is no longer driven.

Figure 7. Read Mode AC Waveforms



**Note:** Write Enable  $(\overline{W})$  = High

**Toggle bit (DQ6).** The M28C16A/17A offers another way for determining when the internal write cycle is completed. During the internal Erase/Write cycle, DQ6 will toggle from "0" to "1" and "1" to "0" (the first read value is "0") on subsequentattempts to read any address in the memory. When the internal cycle is completed the toggling will stop and the device will be accessible for a new Read or Write operation.

Page Load Timer Status bit (DQ5). In the Page Write mode data may be latched by  $\overline{E}$  or  $\overline{W}$  up to twhwh after the previous byte. Up to 32 bytes may be input. The Data output (DQ5) indicates the status of the internal Page Load Timer. DQ5 may be read by asserting Output Enable Low (tplts). DQ5 Low indicates the timer is running, High

Table 12. Write Mode AC Characteristics for M28C16A and M28C17A

 $(T_A = -40 \text{ to } 85^{\circ}\text{C}, V_{CC} = 4.5\text{V to } 5.5\text{V})$ 

| Symbol            | Alt              | Parameter                              | Test Condition                                   | Min | Max | Unit |
|-------------------|------------------|----------------------------------------|--------------------------------------------------|-----|-----|------|
| t <sub>AVWL</sub> | t <sub>AS</sub>  | Address Valid to Write Enable Low      | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$   | 0   |     | ns   |
| t <sub>AVEL</sub> | t <sub>AS</sub>  | Address Valid to Chip Enable Low       | $\overline{G} = V_{IH}, \ \overline{W} = V_{IL}$ | 0   |     | ns   |
| t <sub>ELWL</sub> | t <sub>CES</sub> | Chip Enable Low to Write Enable Low    | G = V <sub>IH</sub>                              | 0   |     | ns   |
| t <sub>GHWL</sub> | t <sub>OES</sub> | Output Enable High to Write Enable Low | E = V <sub>IL</sub>                              | 0   |     | ns   |
| t <sub>GHEL</sub> | t <sub>OES</sub> | Output Enable High to Chip Enable Low  | $\overline{W} = V_{IL}$                          | 0   |     | ns   |
| $t_{WLEL}$        | t <sub>WES</sub> | Write Enable Low to Chip Enable Low    | $\overline{G} = V_{IH}$                          | 0   |     | ns   |
| $t_{WLAX}$        | t <sub>AH</sub>  | Write Enable Low to Address Transition |                                                  | 100 |     | ns   |
| t <sub>ELAX</sub> | t <sub>AH</sub>  | Chip Enable Low to Address Transition  |                                                  | 100 |     | ns   |
| t <sub>WLDV</sub> | t <sub>DV</sub>  | Write Enable Low to Input Valid        | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$   |     | 1   | μs   |
| t <sub>ELDV</sub> | t <sub>DV</sub>  | Chip Enable Low to Input Valid         | $\overline{G} = V_{IH}, \overline{W} = V_{IL}$   |     | 1   | μs   |
| t <sub>ELEH</sub> | t <sub>WP</sub>  | Chip Enable Low to Chip Enable High    |                                                  | 100 |     | ns   |
| twheh             | t <sub>CEH</sub> | Write Enable High to Chip Enable High  |                                                  | 0   |     | ns   |
| twhgL             | toeh             | Write Enable High to Output Enable Low |                                                  | 0   |     | ns   |
| t <sub>EHGL</sub> | t <sub>OEH</sub> | Chip Enable High to Output Enable Low  |                                                  | 0   |     | ns   |
| t <sub>EHWH</sub> | t <sub>WEH</sub> | Chip Enable High to Write Enable High  |                                                  | 0   |     | ns   |
| t <sub>WHDX</sub> | t <sub>DH</sub>  | Write Enable High to Input Transition  |                                                  | 0   |     | ns   |
| t <sub>EHDX</sub> | t <sub>DH</sub>  | Chip Enable High to Input Transition   |                                                  | 0   |     | ns   |
| t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Enable High to Write Enable Low  |                                                  | 200 |     | ns   |
| t <sub>WLWH</sub> | tWP              | Write Enable Low to Write Enable High  |                                                  | 100 |     | ns   |
| t <sub>WHWH</sub> | t <sub>BLC</sub> | Byte Load Repeat Cycle Time            |                                                  | 0.2 | 30  | μs   |
| t <sub>WHRH</sub> | t <sub>WC</sub>  | Write Cycle Time                       |                                                  |     | 5   | ms   |
| t <sub>WHRL</sub> | t <sub>DB</sub>  | Write Enable High to Ready/Busy Low    | Note 1                                           |     | 100 | ns   |
| t <sub>EHRL</sub> | t <sub>DB</sub>  | Chip Enable High to Ready/Busy Low     | Note 1                                           |     | 100 | ns   |
| t <sub>DVWH</sub> | t <sub>DS</sub>  | Data Valid before Write Enable High    |                                                  | 50  |     | ns   |
| t <sub>DVEH</sub> | t <sub>DS</sub>  | Data Valid before Chip Enable High     |                                                  | 50  |     | ns   |

Note: 1. With a 3.3 k $\Omega$  external pull-up resistor.

Table 13. Write Mode AC Characteristics for M28C16-W ( $T_A = -40 \text{ to } 85^{\circ}\text{C}, \ V_{CC}$  = 2.7V to 3.6V)

| Symbol            | Alt              | Parameter                              | Test Condition                                   | Min | Max | Unit |
|-------------------|------------------|----------------------------------------|--------------------------------------------------|-----|-----|------|
| t <sub>AVWL</sub> | t <sub>AS</sub>  | Address Valid to Write Enable Low      | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$   | 0   |     | ns   |
| t <sub>AVEL</sub> | t <sub>AS</sub>  | Address Valid to Chip Enable Low       | $\overline{G} = V_{IH}, \ \overline{W} = V_{IL}$ | 0   |     | ns   |
| t <sub>ELWL</sub> | t <sub>CES</sub> | Chip Enable Low to Write Enable Low    | G = V <sub>IH</sub>                              | 0   |     | ns   |
| t <sub>GHWL</sub> | t <sub>OES</sub> | Output Enable High to Write Enable Low | E = V <sub>IL</sub>                              | 0   |     | ns   |
| t <sub>GHEL</sub> | t <sub>OES</sub> | Output Enable High to Chip Enable Low  | $\overline{W} = V_{IL}$                          | 0   |     | ns   |
| $t_{WLEL}$        | t <sub>WES</sub> | Write Enable Low to Chip Enable Low    | $\overline{G} = V_{IH}$                          | 0   |     | ns   |
| $t_{WLAX}$        | t <sub>AH</sub>  | Write Enable Low to Address Transition |                                                  | 200 |     | ns   |
| t <sub>ELAX</sub> | t <sub>AH</sub>  | Chip Enable Low to Address Transition  |                                                  | 200 |     | ns   |
| t <sub>WLDV</sub> | t <sub>DV</sub>  | Write Enable Low to Input Valid        | $\overline{E} = V_{IL}, \overline{G} = V_{IH}$   |     | 1   | μs   |
| t <sub>ELDV</sub> | t <sub>DV</sub>  | Chip Enable Low to Input Valid         | $\overline{G} = V_{IH}, \overline{W} = V_{IL}$   |     | 1   | μs   |
| t <sub>ELEH</sub> | t <sub>WP</sub>  | Chip Enable Low to Chip Enable High    |                                                  | 200 |     | ns   |
| twheh             | t <sub>CEH</sub> | Write Enable High to Chip Enable High  |                                                  | 0   |     | ns   |
| twhgL             | toeh             | Write Enable High to Output Enable Low |                                                  | 0   |     | ns   |
| t <sub>EHGL</sub> | t <sub>OEH</sub> | Chip Enable High to Output Enable Low  |                                                  | 0   |     | ns   |
| t <sub>EHWH</sub> | t <sub>WEH</sub> | Chip Enable High to Write Enable High  |                                                  | 0   |     | ns   |
| t <sub>WHDX</sub> | t <sub>DH</sub>  | Write Enable High to Input Transition  |                                                  | 0   |     | ns   |
| t <sub>EHDX</sub> | t <sub>DH</sub>  | Chip Enable High to Input Transition   |                                                  | 0   |     | ns   |
| t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Enable High to Write Enable Low  |                                                  | 200 |     | ns   |
| t <sub>WLWH</sub> | tWP              | Write Enable Low to Write Enable High  |                                                  | 200 |     | ns   |
| t <sub>WHWH</sub> | t <sub>BLC</sub> | Byte Load Repeat Cycle Time            |                                                  | 0.4 | 50  | μs   |
| t <sub>WHRH</sub> | t <sub>WC</sub>  | Write Cycle Time                       |                                                  |     | 5   | ms   |
| t <sub>WHRL</sub> | t <sub>DB</sub>  | Write Enable High to Ready/Busy Low    | Note 1                                           |     | 250 | ns   |
| t <sub>EHRL</sub> | t <sub>DB</sub>  | Chip Enable High to Ready/Busy Low     | Note 1                                           |     | 250 | ns   |
| t <sub>DVWH</sub> | t <sub>DS</sub>  | Data Valid before Write Enable High    |                                                  | 50  |     | ns   |
| t <sub>DVEH</sub> | t <sub>DS</sub>  | Data Valid before Chip Enable High     |                                                  | 50  |     | ns   |
|                   |                  |                                        |                                                  |     |     |      |

**Note**: 1. With a 3.3 k $\Omega$  external pull-up resistor.



Figure 8. Write Mode AC Waveforms - Write Enable Controlled





<u>57</u>



Figure 10. Page Write Mode AC Waveforms - Write Enable Controlled







Figure 12. Toggle Bit Waveform Sequence

Note: 1. First Toggle bit is forced to '0'

#### ORDERING INFORMATION SCHEME



Notes: 1. Available for M28C16A and M28C17A only. 2. Available for "W" Operating Voltage only.

Devices are shipped from the factory with the memory content set at all "1's" (FFh).

For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you.

PDIP28 - 28 pin Plastic DIP, 600 mils width

| Symb | mm    |       |       | inches |       |       |
|------|-------|-------|-------|--------|-------|-------|
|      | Тур   | Min   | Max   | Тур    | Min   | Max   |
| А    |       | _     | 5.08  |        | _     | 0.200 |
| A1   |       | 0.38  | _     |        | 0.015 | -     |
| A2   |       | 3.56  | 4.06  |        | 0.140 | 0.160 |
| В    |       | 0.38  | 0.51  |        | 0.015 | 0.020 |
| B1   | 1.52  | _     | _     | 0.060  | _     | 1     |
| С    |       | 0.20  | 0.30  |        | 0.008 | 0.012 |
| D    |       | 36.83 | 37.34 |        | 1.450 | 1.470 |
| D2   | 33.02 | _     | _     | 1.300  | _     | ı     |
| Е    | 15.24 | _     | _     | 0.600  | _     | ı     |
| E1   |       | 13.59 | 13.84 |        | 0.535 | 0.545 |
| e1   | 2.54  | _     | _     | 0.100  | _     | ı     |
| eA   | 14.99 | _     | _     | 0.590  | _     | -     |
| eB   |       | 15.24 | 17.78 |        | 0.600 | 0.700 |
| L    |       | 3.18  | 3.43  |        | 0.125 | 0.135 |
| S    |       | 1.78  | 2.08  |        | 0.070 | 0.082 |
| α    |       | 0°    | 10°   |        | 0°    | 10°   |
| N    |       | 28    |       |        | 28    |       |



PLCC32 - 32 lead Plastic Leaded Chip Carrier, rectangular

| Symb |      | mm    |       | inches |       |       |  |
|------|------|-------|-------|--------|-------|-------|--|
| Symb | Тур  | Min   | Max   | Тур    | Min   | Max   |  |
| А    |      | 2.54  | 3.56  |        | 0.100 | 0.140 |  |
| A1   |      | 1.52  | 2.41  |        | 0.060 | 0.095 |  |
| A2   |      | _     | 0.38  |        | _     | 0.015 |  |
| В    |      | 0.33  | 0.53  |        | 0.013 | 0.021 |  |
| B1   |      | 0.66  | 0.81  |        | 0.026 | 0.032 |  |
| D    |      | 12.32 | 12.57 |        | 0.485 | 0.495 |  |
| D1   |      | 11.35 | 11.56 |        | 0.447 | 0.455 |  |
| D2   |      | 9.91  | 10.92 |        | 0.390 | 0.430 |  |
| E    |      | 14.86 | 15.11 |        | 0.585 | 0.595 |  |
| E1   |      | 13.89 | 14.10 |        | 0.547 | 0.555 |  |
| E2   |      | 12.45 | 13.46 |        | 0.490 | 0.530 |  |
| е    | 1.27 | _     | _     | 0.050  | _     | -     |  |
| F    |      | 0.00  | 0.25  |        | 0.000 | 0.010 |  |
| R    | 0.89 | _     | _     | 0.035  | _     | -     |  |
| N    | 32   |       |       | 32     |       |       |  |
| Nd   | 7    |       |       | 7      |       |       |  |
| Ne   |      | 9     |       | 9      |       |       |  |
| СР   |      |       | 0.10  |        |       | 0.004 |  |



| Symb | mm   |       |       | inches |       |       |
|------|------|-------|-------|--------|-------|-------|
|      | Тур  | Min   | Max   | Тур    | Min   | Max   |
| А    |      | 2.46  | 2.64  |        | 0.097 | 0.104 |
| A1   |      | 0.13  | 0.29  |        | 0.005 | 0.011 |
| A2   |      | 2.29  | 2.39  |        | 0.090 | 0.094 |
| В    |      | 0.35  | 0.48  |        | 0.014 | 0.019 |
| С    |      | 0.23  | 0.32  |        | 0.009 | 0.013 |
| D    |      | 17.81 | 18.06 |        | 0.701 | 0.711 |
| E    |      | 7.42  | 7.59  |        | 0.292 | 0.299 |
| е    | 1.27 | _     | _     | 0.050  | _     | _     |
| Н    |      | 10.16 | 10.41 |        | 0.400 | 0.410 |
| L    |      | 0.61  | 1.02  |        | 0.024 | 0.040 |
| α    |      | 0°    | 8°    |        | 0°    | 8°    |
| N    |      | 28    |       | 28     |       |       |
| СР   |      |       | 0.10  |        |       | 0.004 |



TSOP28 - 28 lead Plastic Thin Small Outline, 8 x 13.4mm

| Symb | mm   |       |       | inches |       |       |
|------|------|-------|-------|--------|-------|-------|
|      | Тур  | Min   | Max   | Тур    | Min   | Max   |
| А    |      |       | 1.25  |        |       | 0.049 |
| A1   |      |       | 0.20  |        |       | 0.008 |
| A2   |      | 0.95  | 1.15  |        | 0.037 | 0.045 |
| В    |      | 0.17  | 0.27  |        | 0.007 | 0.011 |
| С    |      | 0.10  | 0.21  |        | 0.004 | 0.008 |
| D    |      | 13.20 | 13.60 |        | 0.520 | 0.535 |
| D1   |      | 11.70 | 11.90 |        | 0.461 | 0.469 |
| E    |      | 7.90  | 8.10  |        | 0.311 | 0.319 |
| е    | 0.55 | -     | -     | 0.022  | -     | -     |
| L    |      | 0.50  | 0.70  |        | 0.020 | 0.028 |
| α    |      | 0°    | 5°    |        | 0°    | 5°    |
| N    | 28   |       |       | 28     |       |       |
| СР   |      |       | 0.10  |        |       | 0.004 |



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

© 1998 STMicroelectronics - All Rights Reserved

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

