# Introduction to Programmable Logic Devices

Oktie Hassanzadeh

### Outline

- Introduction to PLDs
- Programmable Logic Devices Families
- PLDs architecture
- Digital Design Flow
- An Introduction to HDLs
- Verilog and VHDL comparison

# Classification



# Programmable Logic Devices

- FPLD (Field-Programmable Logic Device)
- Supplied with no predetermined logic function
- Programmed by user to implement any digital logic function
- Require specialized computer software for design and programming.
- Implementation of digital circuits with low cost and low risk.
- Technology of choice for low to medium volume products (say hundreds to few 10's of thousands per year).
- Good and low cost design softwares.

# Programmable Logic Devices

#### SPLDs (Simple PLDs)

- PLA or PAL
- Small gate count, fixed internal routing, deterministic propagation delays

#### CPLDs

- Multiple SPLDs onto a single chip
- Programmable interconnect

#### FPGAs

- An array of logic blocks
- Large number of gates, user selectable interconnection, delays depending on design and routinig
- A high ratio of flip-flops to logic resources



### **SPLDs**



- PLAs (Programmable Logic Arrays)
  - Logic functions in Sum Of Product form
  - Both AND and OR planes are programmable
- PALs (Programmable Array Logics)
  - The AND plane is programmable; the OR plane is fixed
  - Simpler to manufacture, less expensive, better performance than PLAs



# SPLDs' Structure



### **CPLDs**





### FPGA



- FPGAs do not contain AND or OR planes
- Three elements:
  - Logic blocks
  - I/O blocks
  - Interconnection wires and switches

# FPGA Logic Block



- The storage cells in the LUTs in an FPGA are volatile
- Volatile: losing stored contents whenever the power is off
- Using PROM to hold data permanently
- The storage cells are loaded automatically from PROM when the chip is initialized

# Programming An FPGA



$$f_{1} = x_{1}x_{2}$$

$$f_{2} = \overline{x_{2}}x_{3}$$

$$f = x_{1}x_{2} + \overline{x_{2}}x_{3}$$

# Programming Technologies

- Floating Gate Programming Technology
- SRAM Programming Technology
- Antifuse Programming Technology

In-System Programming (ISP): performing the programming while the chip is still attached to its circuit board

JTAG (Boundary Scan):

A port added to FPGAs for testing purposes, as a means of downloading the design in the programmable device via serial port of a PC

# The Main Producers

















### Altera and Xilinx PLDs

#### Altera



- CPLD
  - MAX3000A MAX7000
- FPGA
  - Cyclone
  - Stratix Stratix GX
  - APEX II APEX 20K
  - Mercury
  - □ FI FX 10K
  - ACFX 1K









- CPLD
  - CoolRunner-II
  - CoolRunner XPI A3
  - XC9500 Series
- FPGA
  - Rocket-PHY
  - Virtex Virtex-II -Virtex-II Pro Series
  - Spartan-3,Spartan-IIE, Spartan-II, Spartan-XL, Spartan Seires



# CAD Design Flow





# Hardware Description Languages

### Requirments:

- Concurrency and parallel modeling
- Timing and delay modeling
- Ability to describe event-driven functions
- Readability, Used for documentation
- Hardware independency



# Digital Design Levels



### Overview of HDLs

- Two Common Languages
  - Verilog
  - VHDL
- Other
  - SystemC
    - Open source, C++ code for hardware modeling
  - CDL (Computer Design Language)
    - Simple academic language, data flow level, developed in 1965
  - ISPS (Instruction Set Processor Specification)
    - Single level of abstraction, Developed in 1971
  - AHPL (A Hardware Programming Language)
    - Data flow & structural levels, Unfamiliar syntax, Full support by design tools, developed in 1970
  - ABEL (Data I/O Corporation, now Lattice Semiconductor)
  - AHDL (Altera Corp.)
  - CUPL (Logical Devices Inc.)

# Verilog

- Verifying Logic
- Phil Moorby from Gateway Design Automation in 1984 to 1987
- Verilog-XL Simulator from GDA in 1986
- Synopsys synthesis tool in 1988
- In 1990 became open language, OVI
- IEEE standard, Verilog in 1995
- Various levels of abstraction
- most widely used HDL with a user community of more than 50,000 active designers

### VHDL

- VHSIC HDL: Very High Speed Integrated Circuits Hardware Description Language
- DARPA workshop on VHSIC in 1981
- DARPA release requirement in 1983
- A language for hardware documentation
- VHDL 7.2 in 1985
- IEEE standard in 1987
- ANSI standard in 1988
- For RTL design VITAL added
  - VITAL(VHDL Initiative Towards ASIC Library)
- IEEE revised VHDL & VITAL in 1993
- Final review of standard in 2001

# VHDL vs. Verilog

- Complex grammar
  - Complicated compiler
  - Large memory for simulation
  - Hard to learn
- A lot of data types
- High level data types,
  - Pointers
  - Alias

- Easy language
  - Simple & fast compiler
  - Efficient memory usage and faster
  - Easy to learn for beginner
- A few data types
- Hardware related
  - Wires
  - Registers

# VHDL vs. Verilog

- User defined types
- Strong type checking
  - Verbose code for casting
- User defined Library & package
- Open Language
- More EDA support

- All primitive types
- Some castings are allowed
- No user defined packages
  - Include file
- Cadence's language at first
- Less EDA support

# VHDL vs. Verilog

- VHDL, More popular in Europe
- Verilog, In USA and Japan



### Conclusion

- Programmable Logic Devices families
- Architecture of PLDs
- CAD design flow
- Role of HDLs in programming PLDs
- Overview of HDLs
- A comparson between two common HDLs

### Resources

#### Books and Papers

- SALCIC, Zoran, SMAILAGIC, Asim, Digital Systems Design and Prototyping using field programmable logic and hardware description languages, Kluwer Academic Publishers, Massachusetts, 2000
- SEALS, R.C., WHAPSHOTT, G.F., Programmable Logic PLDs and FPGAs, Macmillan Press, London, 1997
- PALNITKAR, Samir, Verilog HDL: A Guide to Digital Design and Synthesis, SunSoft Press, CA, 1996
- ROSE, Jonathan, BROWN, Stephen, "FPGA and CPLD Architectues: A Tutorial", IEEE Design and Test of Computers, 0740-7475/96, 1996, pp 42-56

#### Web Resources

- Lennon's ASIC page http://www.cn.nctu.edu.tw/faculty/lennon/ASIC/Viewgraphs
- Verilog FAQ <a href="http://parmita.com/verilogfaq">http://parmita.com/verilogfaq</a>
- Verilog Center <a href="http://parmita.com/verilogcenter">http://parmita.com/verilogcenter</a>
- FPGA Overview <a href="http://www.vcc.com/fpga.html">http://www.vcc.com/fpga.html</a>
- Digital System Design (DSD) Course page of Department of Electrical & Electronic Engineering at Imperial College <a href="http://www.ee.ic.ac.uk/pcheung/teaching/ee3">http://www.ee.ic.ac.uk/pcheung/teaching/ee3</a> DSD

# Any Questions?



# Some Books and Resources

#### Publications

- PLDs
  - Digital Systems Design and Prototyping using field programmable logic and hardware description languages by Zoran Salcic and Asim Smailagic, Kluwer Academic Publishers, 2000.
  - Programmable Logic PLDs and FPGAs by R.C. Seals and G.F. Whapshott, Macmillan Press, 1997
  - Application-Specific Integrated Circuits by Michael John Sebastian Smith , Addison-Wesely, 1997 (Available online at <a href="http://www01.edatoolscafe.com/books/ASIC/ASICs.php">http://www01.edatoolscafe.com/books/ASIC/ASICs.php</a>)
  - Logic Synthesis by S. Devadas, A. Ghosh and K. Keutzer, McGraw-Hill, 1994
  - "FPGA and CPLD Architectues: A Tutorial" by Stephen Brown and Jonathan Rose, IEEE Design and Test of Computers, 0740-7475/96, 1996, pp 42-56

# Some Books and Resources (Continued)

#### HDLs

#### VHDL

- YALAMANCHILI, Sudhakar, Vhdl Starter's Guide, Prentice Hall, 1997
- ASHENDEN, Peter J., The Designer's Guide to VHDL, 2nd Edition, Morgan Kaufmann, 2001
- DUECK, Robert K., Digital Design with CPLD Applications and VHDL, Delmar Learning, 2000

#### Verilog

- PALNITKAR, Samir, Verilog HDL: A Guide to Digital Design and Synthesis, SunSoft Press, CA, 1996
- THOMAS, D. E., MORRBY, Philip R., The Verilog Hardware Description Language, Fourth Edition, Kluwer Academic Publishers, 1998

# Some Web Resources

#### Web Resources

- FPGA/CPLDs
  - FPGA Overview <a href="http://www.vcc.com/fpga.html">http://www.vcc.com/fpga.html</a>
  - Digital System Design (DSD) Course page of Department of Electrical & Electronic Engineering at Imperial College University of London -<a href="http://www.ee.ic.ac.uk/pcheung/teaching/ee3">http://www.ee.ic.ac.uk/pcheung/teaching/ee3</a> DSD (Contains useful lecture notes on PLDs and more)
  - The Programmable Logic Jump Station http://www.optimagic.com
  - PLD FAQ <a href="http://www.optimagic.com/faq.html">http://www.optimagic.com/faq.html</a>
  - Altera free literature on the web http://www.altera.com/literature/lit-index.html
  - Xilinx free literature on the web http://www.xilinx.com/support/library.htm
  - Xilinx Virtex info http://www.xilinx.com/products/virtex.htm
  - Actel free literature on the web http://www.actel.com/techdocs/index.html

# Some Web Resources (Continued)

#### HDLs

- All IEEE standards can be obtained from http://www.ieee.org
- Verilog and VHDL
  - Verilog Center <a href="http://parmita.com/verilogcenter">http://parmita.com/verilogcenter</a> (Contains Verilog FAQ,tips,online books,papers,free stuff,tools,news and more about PLDs)
  - Open Verilog International Homepage <a href="http://www.ovi.org/">http://www.ovi.org/</a>
  - VHDL Internationl <a href="http://www.vhdl.org">http://www.vhdl.org</a>
- SystemC
  - SystemC Community <u>www.systemc.org</u>
- Newsgroups
  - FPGA comp.arch.fpga
  - Synthesis comp.lang.synthesis
  - VHDL comp.lang.vhdl
  - Verilog comp.lang.verilog