

## **LP3878-ADJ**

# Micropower 800mA Low Noise "Ceramic Stable" Adjustable Voltage Regulator for 1V to 5V Applications

## **General Description**

The LP3878-ADJ is an 800 mA adjustable output voltage regulator designed to provide high performance and low noise in applications requiring output voltages as low as 1.0V.

Using an optimized VIP® (Vertically Integrated PNP) process, the LP3878-ADJ delivers superior performance:

**Ground Pin Current:** Typically 5.5 mA @ 800 mA load, and 180  $\mu$ A @ 100  $\mu$ A load.

**Low Power Shutdown:** The LP3878-ADJ draws less than 10  $\mu$ A quiescent current when shutdown pin is pulled low.

**Precision Output:** Guaranteed output voltage accuracy is 1% at room temperature.

**Low Noise:** Broadband output noise is only 18  $\mu$ V (typical) with 10 nF bypass capacitor.

## **Features**

- 1.0V to 5.5V output
- Designed for use with low ESR ceramic capacitors
- Very low output noise
- 8 Lead PSOP and LLP surface mount package
- <10 µA guiescent current in shutdown</p>
- Low ground pin current at all loads
- Over-temperature/over-current protection
- -40°C to +125°C operating junction temperature range

## **Applications**

- ASIC Power Supplies In:
  - Desktops, Notebooks and Graphic Cards
  - Set Top Boxes, Printers and Copiers
- DSP and FPGA Power Supplies
- SMPS Post-Regulator
- Medical Instrumentation

# **Basic Application Circuit**



2012090

VIP® is a registered trademark of National Semiconductor Corporation

<sup>\*</sup>Capacitance values shown are minimum required to assure stability. Larger output capacitor provides improved dynamic response. Output capacitor must meet ESR requirements (see Application Information).

<sup>\*\*</sup>The Shutdown pin must be actively terminated (see Application Information). Tie to INPUT (Pin 4) if not used.

# **Connection Diagrams**

#### 8 Lead PSOP Package (MRA)



See NS Package Number MRA08A

#### 8 Lead LLP Surface Mount Package (SD)



Top View See NS Package Number SDC08A

# **Ordering Information**

**TABLE 1. Package Marking and Ordering Information** 

| Output Voltage | Grade | Order Information | Supplied as:                |
|----------------|-------|-------------------|-----------------------------|
| ADJ            | STD   | LP3878MR-ADJ      | 95 Units per Rail           |
| ADJ            | STD   | LP3878MRX-ADJ     | 2500 Units on Tape and Reel |
| ADJ            | STD   | LP3878SD-ADJ      | 1000 Units on Tape and Reel |
| ADJ            | STD   | LP3878SDX-ADJ     | 4500 Units on Tape and Reel |

# **Pin Descriptions**

| Pin       | Name      | Function                                                                      |  |
|-----------|-----------|-------------------------------------------------------------------------------|--|
| 1         | BYPASS    | The capacitor connected between BYPASS and GROUND lowers output               |  |
|           |           | noise voltage level and is required for loop stability.                       |  |
| 2         | N/C       | DO NOT CONNECT. This pin is used for post package test and must be            |  |
|           |           | left floating.                                                                |  |
| 3         | GROUND    | Device ground.                                                                |  |
| 4         | INPUT     | Input source voltage.                                                         |  |
| 5         | OUTPUT    | Regulated output voltage.                                                     |  |
| 6         | ADJ       | Provides feedback to error amplifier from the resistive divider that sets the |  |
|           |           | output voltage.                                                               |  |
| 7         | N/C       | No internal connection.                                                       |  |
| 8         | SHUTDOWN  | Output is enabled above turn-on threshold voltage. Pull down to turn off      |  |
|           |           | regulator output.                                                             |  |
| PSOP, LLP | SUBSTRATE | The exposed die attach pad should be connected to a thermal pad at            |  |
| DAP       | GROUND    | ground potential. For additional information on using National                |  |
|           |           | Semiconductor's Non Pull Back LLP package, please refer to LLP                |  |
|           |           | application note AN-1187                                                      |  |

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Storage Temperature Range -65°C to +150°C

Operating Junction Temperature
Range -40°C to +125°C

Lead Temperature (Soldering, 5 seconds) 260°C

ESD Rating (Note 2) 2 kV

Shutdown Pin 1kV

| Power Dissipation (Note 3)         | Internally Limited |
|------------------------------------|--------------------|
| Input Supply Voltage (Survival)    | -0.3V to +16V      |
| Input Supply Voltage (Typical      |                    |
| Operating)                         | 2.5V to +16V       |
| ADJ Pin                            | -0.3V to $+6V$     |
| Output Voltage (Survival) (Note 4) | -0.3V to $+6V$     |
| I <sub>OUT</sub> (Survival)        | Short Circuit      |
|                                    | Protected          |
| Input-Output Voltage (Survival)    |                    |
| (Note 5)                           | -0.3V to +16V      |

## **Electrical Characteristics**

Limits in standard typeface are for  $T_J = 25^{\circ}C$ , and limits in **boldface type** apply over the temperature range of -40°C to 125°C. Limits are guaranteed through design, testing, or correlation. The limits are used to calculate National's Average Outgoing Quality Level (AOQL). Unless otherwise specified:  $V_{IN} = 3.0V$ ,  $V_{OUT} = 1V$ ,  $I_L = 1$  mA,  $C_{OUT} = 10$   $\mu$ F,  $C_{IN} = 4.7$   $\mu$ F,  $V_{S/D} = 2V$ ,  $C_{BYPASS} = 10$  nF.

| Symbol                                 | Parameter                                                          | Conditions                                                                                                                        | Min                 | Typical                                                                    | Max                   | Units   |
|----------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------|-----------------------|---------|
| V <sub>ADJ</sub>                       | Adjust Pin Voltage                                                 |                                                                                                                                   | 0.99                | 1.00                                                                       | 1.01                  |         |
|                                        |                                                                    | $1 \text{ mA} \le I_{L} \le 800 \text{ mA}$ $3.0V \le V_{IN} \le 6V$                                                              | 0.98<br><b>0.97</b> | 1.00                                                                       | 1.02<br><b>1.03</b>   | V       |
| $\frac{\Delta V_{OUT}}{\Delta V_{IN}}$ | Output Voltage Line<br>Regulation                                  | $3.0V \le V_{IN} \le 16V$                                                                                                         |                     | 0.007                                                                      | 0.014<br><b>0.032</b> | %/V     |
|                                        |                                                                    | $I_L = 800 \text{ mA}$ $V_{OUT} \ge V_{OUT(NOM)} - 1\%$                                                                           |                     | 2.5                                                                        | 3.1                   |         |
| V <sub>IN</sub> (min)                  | Minimum Input Voltage<br>Required To Maintain<br>Output Regulation | $\begin{split} &I_{L} = 800 \text{ mA} \\ &V_{OUT} \geq V_{OUT(NOM)} - 1\% \\ &0 \leq T_{J} \leq 125^{\circ}\text{C} \end{split}$ |                     | 2.5                                                                        | 2.8                   | v       |
|                                        |                                                                    | $I_{L} = 750 \text{ mA}$ $V_{OUT} \ge V_{OUT(NOM)} - 1\%$                                                                         |                     | 2.5                                                                        | 3.0                   |         |
|                                        |                                                                    | I <sub>L</sub> = 100 μA                                                                                                           |                     | 1                                                                          | 2<br><b>3</b>         |         |
|                                        | Dropout Voltage (Note 6)<br>V <sub>OUT</sub> = 3.8V                | I <sub>L</sub> = 200 mA                                                                                                           |                     | 150                                                                        | 200<br><b>300</b>     | mV      |
|                                        |                                                                    | I <sub>L</sub> = 800 mA                                                                                                           |                     | 1.00  0.007  2.5  2.5  2.5  1  150  475  180  1.5  5.5  1200  1300  18  60 | 600<br><b>1100</b>    |         |
| I <sub>GND</sub>                       | Ground Pin Current                                                 | I <sub>L</sub> = 100 μA                                                                                                           |                     | 180                                                                        | 200<br><b>225</b>     | μΑ      |
|                                        |                                                                    | I <sub>L</sub> = 200 mA                                                                                                           |                     | 1.5                                                                        | 2<br><b>3.5</b>       |         |
|                                        |                                                                    | I <sub>L</sub> = 800 mA                                                                                                           |                     | 5.5                                                                        | 8.5<br><b>15</b>      | - mA    |
| I <sub>O</sub> (PK)                    | Peak Output Current                                                | $V_{OUT} \ge V_{OUT(NOM)} - 5\%$                                                                                                  |                     | 1200                                                                       |                       |         |
| I <sub>O</sub> (MAX)                   | Short Circuit Current                                              | R <sub>L</sub> = 0 (Steady State)                                                                                                 |                     | 1300                                                                       |                       | mA      |
| e <sub>n</sub>                         | Output Noise Voltage (RMS)                                         | BW = 100 Hz to 100 kHz<br>C <sub>BYPASS</sub> = 10 nF                                                                             |                     | 18                                                                         |                       | μV(RMS) |
| $\frac{\Delta V_{OUT}}{\Delta V_{IN}}$ | Ripple Rejection                                                   | f = 1 kHz                                                                                                                         |                     | 60                                                                         |                       | dB      |
| I <sub>ADJ</sub>                       | ADJ Pin Bias Current (Sourcing)                                    | I <sub>L</sub> = 800 mA                                                                                                           |                     | 200                                                                        |                       | nA      |

| Symbol             | Parameter         | Conditions                                               | Min  | Typical | Max | Units |
|--------------------|-------------------|----------------------------------------------------------|------|---------|-----|-------|
| SHUTDOWN           | INPUT             | •                                                        |      |         |     |       |
| V <sub>S/D</sub> S | S/D Input Voltage | V <sub>H</sub> = Output ON                               |      | 1.4     | 1.6 |       |
|                    |                   | $V_L = \text{Output OFF}$ $I_{IN} \le 10 \ \mu\text{A}$  | 0.04 | 0.20    |     | V     |
|                    |                   | $V_{OUT} \le 10 \text{ mV}$ $I_{IN} \le 50  \mu\text{A}$ |      | 0.6     |     |       |
| I <sub>S/D</sub>   | S/D Input Current | $V_{S/D} = 0$                                            |      | 0.02    | -1  |       |
|                    |                   | V <sub>S/D</sub> = 5V                                    |      | 5       | 15  | μA    |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions.

Note 2: ESD testing was performed using Human Body Model, a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor.

Note 3: The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J(MAX)$ , the junction-to-ambient thermal resistance,  $\theta_J$  and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any ambient temperature is calculated using:

$$P(MAX) = \frac{T_{J}(MAX) - T_{A}}{\theta_{J-A}}$$

The value of  $\theta_{J-A}$  for the LLP (SD) and PSOP (MRA) packages are specifically dependent on PCB trace area, trace material, and the number of layers and thermal vias. If a four layer board is used with maximum vias from the IC center to the heat dissipating copper layers, values of  $\theta_{J-A}$  which can be obtained are approximately 60°C/W for the PSOP-8 and 40°C/W for the LLP-8 package. For improved thermal resistance and power dissipation for the LLP package, refer to Application Note AN-1187. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown.

Note 4: If used in a dual-supply system where the regulator load is returned to a negative supply, the LP3878-ADJ output must be diode-clamped to ground.

Note 5: The output PNP structure contains a diode between the  $V_{IN}$  and  $V_{OUT}$  terminals that is normally reverse-biased. Forcing the output above the input will turn on this diode and may induce a latch-up mode which can damage the part (see Application Hints).

Note 6: Dropout voltage spec applies only if  $V_{IN}$  is sufficient so that it does not limit regulator operation.

# 

































20120931

#### **Line Transient Response**



#### **Line Transient Response**



20120932

## **Line Transient Response**

20120933



## **Line Transient Response**



20120936

#### **Line Transient Response**



## **Line Transient Response**



20120937

#### **Line Transient Response**





20120939

20120942

## **Line Transient Response**



20120940

## **Line Transient Response**



## **Line Transient Response**



20120941

#### **Load Transient Response**



#### **Load Transient Response**



20120943

#### **Load Transient Response**



# Load Transient Response



20120944

## **Turn-On Characteristics**



20120955

#### **Turn-Off Characteristics**



20120956

## **Block Diagram**



# **Application Information**

#### **PACKAGE INFORMATION**

The LP3878-ADJ is offered in the 8 lead PSOP or LLP surface mount packages to allow for increased power dissipation compared to the SO-8 and Mini SO-8. For details on thermal performance as well as mounting and soldering specifications, refer to Application Note AN-1187.

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, the LP3878-ADJ requires external capacitors for regulator stability. These capacitors must be correctly selected for good performance.

**INPUT CAPACITOR:** A capacitor whose value is at least 4.7  $\mu$ F ( $\pm$ 20%) is required between the LP3878-ADJ input and ground. A good quality X5R / X7R ceramic capacitor should be used

Capacitor tolerance and temperature variation must be considered when selecting a capacitor (see **Capacitor Characteristics** section) to assure the minimum requirement of input capacitance is met over all operating conditions.

The input capacitor must be located not more than 0.5" from the input pin and returned to a clean analog ground. Any good quality ceramic or tantalum capacitor may be used, assuming the minimum input capacitance requirement is met.

**OUTPUT CAPACITOR:** The LP3878-ADJ requires a ceramic output capacitor whose size is at least 10  $\mu$ F (±20%). A good quality X5R / X7R ceramic capacitor should be used. Capacitance tolerance and temperature characteristics must be considered when selecting an output capacitor.

The LP3878-ADJ is designed specifically to work with ceramic output capacitors, utilizing circuitry which allows the regulator to be stable across the entire range of output current with an ultra low ESR output capacitor.

The output capacitor selected must meet the requirement for minimum amount of capacitance and also have an ESR (equivalent series resistance) value which is within the stable range. A curve is provided which shows the stable ESR range as a function of load current (see *Figure 1*).



FIGURE 1. Stable Region For Output Capacitor ESR

**Important:** The output capacitor must maintain its ESR within the stable region *over the full operating temperature range of the application* to assure stability.

The output capacitor ESR forms a zero which is required to add phase lead near the loop gain crossover frequency, typically in the range of 50kHz to 200 kHz. The ESR at lower frequencies is of no importance. Some capacitor manufacturers list ESR at low frequencies only, and some give a formula for Dissipation Factor which can be used to calculate a value for a term referred to as ESR. However, since the DF formula is usually at a much lower frequency than the range listed above, it will give an unrealistically high value. If good quality X5R or X7R ceramic capacitors are used, the actual ESR in the 50 kHz to 200 kHz range will not exceed 25 milli

Ohms. If these are used as output capacitors for the LP3878-ADJ, the regulator stability requirements are satisfied.

It is important to remember that capacitor tolerance and variation with temperature must be taken into consideration when selecting an output capacitor so that the minimum required amount of output capacitance is provided over the full operating temperature range. (See Capacitor Characteristics section).

The output capacitor must be located not more than 0.5" from the output pin and returned to a clean analog ground.

**NOISE BYPASS CAPACITOR:** The 10 nF capacitor on the Bypass pin significantly reduces noise on the regulator output and is required for loop stability. However, the capacitor is connected directly to a high-impedance circuit in the bandgap reference.

Because this circuit has only a few microamperes flowing in it, any significant loading on this node will cause a change in the regulated output voltage. For this reason, DC leakage current through the noise bypass capacitor must never exceed 100 nA, and should be kept as low as possible for best output voltage accuracy.

The types of capacitors best suited for the noise bypass capacitor are ceramic and film. High-quality ceramic capacitors with either NPO or COG dielectric typically have very low leakage. 10 nF polypropolene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current.

#### **FEEDFORWARD CAPACITOR**

The feedforward capacitor designated  $C_{\text{FF}}$  in the Basic Application circuit is required to increase phase margin and assure loop stability. Improved phase margin also gives better transient response to changes in load or input voltage, and faster settling time on the output voltage when transients occur.  $C_{\text{FF}}$  forms both a pole and zero in the loop gain, the zero providing beneficial phase lead (which increases phase margin) and the pole adding undesirable phase lag (which should be minimized). The zero frequency is determined both by the value of  $C_{\text{FF}}$  and R1:

$$fz = 1 / (2 \times \pi \times C_{FF} \times R1)$$

The pole frequency resulting from  $C_{\rm FF}$  is determined by the value of  $C_{\rm FF}$  and the parallel combination of R1 and R2:

$$fp = 1 / (2 \times \pi \times C_{FF} \times (R1 // R2))$$

At higher output voltages where R1 is much greater than R2, the value of R2 primarily determines the value of the parallel combination of R1 // R2. This puts the pole at a much higher frequency than the zero. As the regulated output voltage is reduced (and the value of R1 decreases), the parallel effect of R2 diminishes and the two equations become equal (at which point the pole and zero cancel out). Because the pole frequency gets closer to the zero at lower output voltages, the beneficial effects of  $C_{\rm FF}$  are increased if the frequency range of the zero is shifted slightly higher for applications with low Vout (because then the pole adds less phase lag at the loop's crossover frequency).

C<sub>FF</sub> should be selected to place the pole zero pair at a frequency where the net phase lead added to the loop at the crossover frequency is maximized. The following design guidelines were obtained from bench testing to optimize phase margin, transient response, and settling time:

For Vout ≤ 2.5V: C<sub>FF</sub> should be selected to set the zero frequency in the range of about 50 kHz to 200 kHz.

For Vout > 2.5V: C<sub>FF</sub> should be selected to set the zero frequency in the range of about 20 kHz to 100 kHz.

#### **CAPACITOR CHARACTERISTICS**

**CERAMIC:** The LP3878-ADJ was designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the 10  $\mu$ F range, ceramics are the least expensive and also have the lowest ESR values (which makes them best for eliminating high-frequency noise). The ESR of a typical 10  $\mu$ F ceramic capacitor is in the range of 5 m $\Omega$  to 10 m $\Omega$ , which meets the ESR limits required for stability by the LP3878-ADJ.

One disadvantage of ceramic capacitors is that their capacitance can vary with temperature. Many large value ceramic capacitors ( $\geq 2.2~\mu F$ ) are manufactured with the Z5U or Y5V temperature characteristic, which results in the capacitance dropping by more than 50% as the temperature goes from 25° C to 85°C.

Another significant problem with Z5U and Y5V dielectric devices is that the capacitance drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it.

For these reasons, X7R and X5R type ceramic capacitors must be used on the input and output of the LP3878-ADJ.

#### SHUTDOWN INPUT OPERATION

The LP3878-ADJ is shut off by pulling the Shutdown input low, and turned on by pulling it high. If this feature is not to be used, the Shutdown input should be tied to  $V_{\text{IN}}$  to keep the regulator output on at all times.

To assure proper operation, the signal source used to drive the Shutdown input must be able to swing above and below the specified turn-on/turn-off voltage thresholds listed in the Electrical Characteristics section under  $V_{\text{ON/OFE}}$ .

#### **REVERSE INPUT-OUTPUT VOLTAGE**

The PNP power transistor used as the pass element in the LP3878-ADJ has an inherent diode connected between the regulator output and input.

During normal operation (where the input voltage is higher than the output) this diode is reverse-biased.

However, if the output is pulled above the input, this diode will turn ON and current will flow into the regulator output.

In such cases, a parasitic SCR can latch which will allow a high current to flow into  $V_{\text{IN}}$  (and out the ground pin), which can damage the part.

In any application where the output may be pulled above the input, an external Schottky diode must be connected from  $V_{\text{IN}}$  to  $V_{\text{OUT}}$  (cathode on  $V_{\text{IN}}$ , anode on  $V_{\text{OUT}}$ ), to limit the reverse voltage across the LP3878-ADJ to 0.3V (see Absolute Maximum Ratings).

#### **SETTING THE OUTPUT VOLTAGE**

The output voltage is set using resistors R1 and R2 (see Basic Application Circuit).

The formula for output voltage is:

11

$$V_{OUT} = V_{ADJ} x (1 + (R_1 / R_2))$$

R2 must be less than 5 k $\Omega$  to ensure loop stability.

To prevent voltage errors, R1 and R2 must be located near the LP3878-ADJ and connected via traces with no other currents flowing in them (Kelvin connect). The bottom of the R1/R2 divider must be connected directly to the LP3878-ADJ ground pin.

# Physical Dimensions inches (millimeters) unless otherwise noted



8 Lead LLP Surface Mount PackagePackage NS Package Number SDC08A



8-Lead PSOP Package (PSOP-8) NS Package Number MRA08A

## **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Products                       |                              | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage Reference              | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Solutions                       | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| Wireless (PLL/VCO)             | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2009 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com