

ACBG (Analog Comparator Bandgap Select) – When this bit is set to one, a fixed internal bandgap voltage  $V_{BG}(1.15~V < V_{BG} < 1.4~V)$  is selected as positive input of comparator. When this bit is set to zero, voltage at pin AIN0 will be considered as positive input voltage.

ACO (Analog Comparator Output) – When voltage at pin AIN0 is higher than the negative input pin, this bit is set by hardware. The analog comparator needs one or two clock cycle to synchronize with ACO bit.

The following bits (ACI, ACIE, ACIC and ASIC) are used for further application (for eg. ADC triggering, etc.) which is beyond the scope of this article. (You can skip for the time being) The brief explanation for these bits is given below.

ACI (Analog Comparator Interrupt Flag) – This bit is set by hardware when a comparator output event triggers the interrupt mode which is defined ACIS1 and ACIS0 bits.

ACIE (Analog Comparator Interrupt Enable) – This bit is set in order to activate analog comparator interrupt.

ACIC (Analog Comparator Input Capture Enable) – This bit is used to enable the input capture function in Timer/Counter1. To enable the input capture along with ACIC bit the TICIE1 bit in TIMSK register is set to one. When this bit is set to zero, the analog comparator is disconnected with Timer system.

ASIC [1:0] (Analog Comparator Interrupt Mode Select) - This bit is used to select interrupt modes

### 3. ADMUX (ADC Multiplexer Selection Register):

| REFS1 | REFS0 | ADLAR | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
|-------|-------|-------|------|------|------|------|------|
| Bit7  | Bit6  | Bit5  | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |

When ADC is turned off (ADEN bit in ADCSRA register is made zero) and the ACME bit in SFIOR register is set, the ADC channel (ADC0-ADC7) can be selected as negative input pin by configuring the MUX [2:0] bits. The following table shows the bits setting to select ADC channel as negative input pins:

| ACME | ADEN | MUX [2:0] | Analog Comparator Negative Inp |
|------|------|-----------|--------------------------------|
| 0    | X    | XXX       | AIN1                           |
| 1    | 1    | XXX       | AIN1                           |
| 1    | 0    | 000       | ADC0                           |
| 1    | 0    | 001       | ADC1                           |
| 1    | 0    | 010       | ADC2                           |
| 1    | 0    | 011       | ADC3                           |
| 1    | 0    | 100       | ADC4                           |
| 1    | 0    | 101       | ADC5                           |
| 1    | 0    | 110       | ADC6                           |
| 1    | 0    | 111       | ADC7                           |

NOTE: x = don't care.

Objective: To design three proximity sensors using IR pair and the in-built analog comparator of Atmega16.

### Circuit description:

As shown in circuit diagram the positive voltage is applied to AINO (PB2) pin by using a variable resistor. The analog output of the three IR Tx and Rx pair (as shown in below

diagram), are connected at ADC0 (PA0), ADC1 (PA1) and AIN1 (PB3) pins and compared output of the sensors are taken on pins PD0, PD1 and PD2 respectively.



### Programming steps:

- 1. Clear the ACO bit.
- 2. Turn off the ADC (clear ADEN bit in ADCSRA register).3. Send zero to ACME bit in SFIOR register if AIN1 pin is used as negative input of comparator.
- 4. Send one to ACME bit in SFIOR register if ADC channel is used as negative input of comparator.
- 5. Set the MUX [2:0] in ADMUX register to select the channel as shown in above table.
- 6. Give a time delay of 1or 2 microseconds to synchronize analog comparator with ACO bit.
- 7. Detect the ACO bit output and send the output on corresponding output pin (PD0, PD1, or PD2 for this experiment).

29131 reads

## Come learn with TI - Read latest power blogs

# Four-switch buck-boost layout1:

Identifying the critical parts for layout.

# Four-switch buck-boost layout tip No. 2:

Optimizing hot loops in the power stage

### Extend battery life

with a LDO,a voltage supervisor and a FET. Blog illustrates how to strategically bypass a low dropout linear regulator (LDO)

### Understanding undervoltage lockout

Learn the basics of how the UVLO function works

### **Home**

Copyright © 2012 EngineersGarage. All rights reserved. EG Store (http://store.engineersgarage.com/ | Privacy Policy (http://www.engineersgarage.com/privacy-policy) | Refund Policy (http://www.engineersgarage.com/subscriptions-refund-policy) | About Us (http://www.engineersgarage.com/about-us) | Careers (http://www.engineersgarage.com/careers)