# M152A Lab 3: Stopwatch

Ryan Stenberg

Rodrigo Valle

February 28, 2017

# Introduction

The stopwatch we designed has a basic clock that has two two-digit fields: minutes and seconds, which are displayed on a four digit seven segment display. Additional features of the stopwatch include:

- Adjust Mode: entered when switch zero is flipped. In adjust mode, the currently selected field will visibly blink as the numbers in that field begin increasing at 2Hz. All other fields of the stopwatch will not be updated in adjust mode.
- **Select**: switch one allows a user to select which field they wish to adjust in adjust mode.
- **Reset**: when the reset button is pressed, the clock will begin counting from zero.
- Pause: when the pause button is pressed, it toggles the stopwatch's pause mode. In pause mode, the stopwatch's clock will stop counting seconds.

# Design

# Modules

Our design was modularized into the following components:

- clock\_div: a clock divider that accepted the 200 MHz FPGA master clock as input and divided it into a 1 Hz clock for the stopwatch to count seconds, a 2 Hz clock which was used for the "fast increment" during adjustment mode, a 4 Hz clock which was used for the display blinking, and a 400 Hz clock which was used to multiplex digits across each of the 4 seven segment displays.
- dec\_counter: a clocked counter that simply counts to ten and supports reset.

- **counter**: created using two dec\_counters, this counter represents a field on our stopwatch clock (e.g. the minutes or seconds field).
  - *inputs*: takes a clock input which decides how fast to count, and a reset input which will cause the counter to begin counting from zero.
  - outputs: askjdpvoi
- debouncer:
- ssd converter:
- blink:
- ssd driver:
- stopwatch:

Document the design aspects including the basic description of the design, modular architecture, interactions among modules, and interface of each major module. You should include schematics for the system architecture. You can also include figures for state machines and Verilog code when needed.

#### Bugs

- blink: wasn't blinking in adjust mode until we separated it out into a separate module, tried to do blink logic in ssd converter.
- $\bullet\,$  off-by-one in counter: reset at 50 seconds instead of a minute
- ssd converter converted 6s into 5s.
- reset wouldn't reset the tens in minutes or seconds

# Simulation Documentation

Document all simulation efforts (what requirments are tested and test cases), document bugs found during simulation, and provide simulation waveforms. Include all simulation testbench code source files.

# Conclusion

Summary of the design, difficulties you encountered, and how you dealt with them.