# M3 Sensor and Timer (Version 3) Documentation (SNTv3)

Revision 1.0

Yejoong Kim\*1, Seokhyeon Jeong\*1, Inhee Lee\*1, and Taekwang Jang\*1

<sup>1</sup>Michigan Integrated Circuits Laboratory, University of Michigan, Ann Arbor

March 16, 2019

<sup>\*</sup>yejoong@umich.edu

<sup>†</sup>seojeong@umich.edu

<sup>‡</sup>inhee@umich.edu

<sup>§</sup>tkjang@umich.edu

## **Contents**

| 1 | MBı | us Regi | ister File                     | 5 |
|---|-----|---------|--------------------------------|---|
|   | 1.1 | MBus    | Register File Mapping          | 5 |
|   | 1.2 | MBus    | Register Descriptions          | 7 |
|   |     | 1.2.1   | Register 0 (0x00)              | 7 |
|   |     |         | LDO_VREF_I_AMP                 | 7 |
|   |     |         | LDO_SEL_VOUT                   | 7 |
|   |     |         | LDO_EN_VREF                    | 7 |
|   |     |         | LDO_EN_IREF                    | 7 |
|   |     |         | LDO_EN_LDO                     | 7 |
|   |     | 1.2.2   | Register 1 (0x01)              | 7 |
|   |     |         | TSNS_FORCE_CLR_IRQ_IF_EN_IRQ_0 | 7 |
|   |     |         | TSNS_EN_CLK_REF                | 7 |
|   |     |         | TSNS_EN_CLK_SENS               | 7 |
|   |     |         | TSNS_EN_IRQ                    | 7 |
|   |     |         | TSNS_CONT_MODE                 | 7 |
|   |     |         | TSNS_BURST_MODE                | 7 |
|   |     |         | TSNS_EN_SENSOR_LDO             | 7 |
|   |     |         | TSNS_EN_SENSOR_V1P2            | 7 |
|   |     |         | TSNS_SEL_LDO                   | 7 |
|   |     |         | TSNS_SEL_V1P2                  | 7 |
|   |     |         | TSNS_ISOLATE                   | 7 |
|   |     |         | TSNS_RESETn                    | 8 |
|   |     | 1.2.3   | Register 2 (0x02)              | 8 |
|   |     |         | TSNS_R_REF                     | 8 |
|   |     |         | TSNS_I_BUF                     | 8 |
|   |     |         | TSNS_I_BUF2                    | 8 |
|   |     |         | TSNS_I_CMP                     | 8 |
|   |     |         | TSNS_I_MIRROR                  | 8 |
|   |     |         | TSNS_I_SOSC                    | 8 |
|   |     | 1.2.4   | Register 3 (0x03)              | 8 |
|   |     |         | TSNS_MIM                       | 8 |
|   |     |         | TSNS_MOM                       | 8 |
|   |     |         | TSNS_SEL_VVDD                  | 8 |
|   |     |         | TSNS_SEL_STB_TIME              | 8 |
|   |     |         | TSNS_SEL_REF_STB_TIME          | 8 |
|   |     |         | TSNS_SEL_CONV_TIME             | 8 |

| 1.2.5  | Register 4 (0x04)        | 8  |
|--------|--------------------------|----|
|        | TSNS_PDIFF               | 8  |
| 1.2.6  | Register 5 (0x05)        | 8  |
|        | TSNS_POLY                | 8  |
| 1.2.7  | Register 6 (0x06)        | 8  |
|        | TSNS_DOUT                | 8  |
| 1.2.8  | Register 7 (0x07)        | 9  |
|        | TSNS_INT_RPLY_SHORT_ADDR | 9  |
|        | TSNS_INT_RPLY_REG_ADDR   | 9  |
| 1.2.9  | Register 8 (0x08)        | 9  |
|        | TMR_SLEEP                | 9  |
|        | TMR_ISOLATE              | 9  |
|        | TMR_RESETB               | 9  |
|        | TMR_EN_OSC               | 9  |
|        | TMR_RESETB_DIV           | 9  |
|        | TMR_RESETB_DCDC          | 9  |
|        | TMR_EN_SELF_CLK          | 9  |
| 1.2.10 | Register 9 (0x09)        | 9  |
|        | TMR_SEL_CLK_DIV          | 9  |
|        | TMR_SEL_CLK_OSC          |    |
|        | TMR_SELF_EN              | 9  |
|        | TMR_IBIAS_REF            | 9  |
|        | TMR_CASCODE_BOOST        | 9  |
|        | TMR_SEL_CAP              | 9  |
|        | TMR_SEL_DCAP             | 9  |
|        | TMR_EN_TUNE1             | 9  |
|        | TMR_EN_TUNE2             | 10 |
| 1.2.11 | Register 10 (0x0A)       | 10 |
|        | TMR_S                    | 10 |
|        | TMR_DIFF_CON             | 10 |
|        | TMR_EN_TUNE1_RES         | 10 |
|        | TMR_EN_TUNE2_RES         | 10 |
|        | TMR_SAMPLE_EN            | 10 |
|        | TMR_AFC                  | 10 |
| 1.2.12 | Register 11 (0x0B)       | 10 |
|        | TMR_TFR_CON              | 10 |
| 1.2.13 | Register 23 (0x17)       | 10 |
|        | MIID ENADI E             | 10 |

|        | WUP_LC_IRQ_EN           | 10 |
|--------|-------------------------|----|
|        | WUP_AUTO_RESET          | 10 |
|        | WUP_CLK_SEL             | 10 |
|        | WUP_ENABLE_CLK_SLP_OUT  | 10 |
|        | WUP_INT_RPLY_SHORT_ADDR | 10 |
|        | WUP_INT_RPLY_REG_ADDR   | 10 |
| 1.2.14 | Register 24 (0x18)      | 10 |
|        | WUP_INT_RPLY_PAYLOAD    | 10 |
| 1.2.15 | Register 25 (0x19)      | 11 |
|        | WUP_THRESHOLD_EXT       | 11 |
| 1.2.16 | Register 26 (0x1A)      | 11 |
|        | WUP_THRESHOLD           | 11 |
| 1.2.17 | Register 27 (0x1B)      | 11 |
|        | WUP_CNT_VALUE_EXT       | 11 |
| 1.2.18 | Register 28 (0x1C)      | 11 |
|        | WUP_CNT_VALUE           | 11 |
| 1.2.19 | Register 29 (0x1D)      | 11 |
|        | MBC_WAKEUP_ON_PEND_REQ  | 11 |
|        | MBC_IGNORE_RX_FAIL      | 11 |
|        | LC_CLK_DIV              | 11 |
|        | LC_CLK_RING             | 11 |

## 1 MBus Register File

### 1.1 MBus Register File Mapping

Table 1 shows MBus Register File mapping information. 'NR' indicates a non-retentive register.

| Reg Addr    | Bit Field   | Reg Name                       | Property  | Size & Reset | Remark |
|-------------|-------------|--------------------------------|-----------|--------------|--------|
| Register 0  | (0x00) Defa | ault: 24'h000020               |           |              |        |
|             | [9:6]       | LDO_VREF_I_AMP                 | W/R       | 4'h0         |        |
|             | [5:3]       | LDO_SEL_VOUT                   | W/R       | 3'h4         |        |
| 0x00        | [2]         | LDO_EN_VREF                    | W/R       | 1'h0         |        |
|             | [1]         | LDO_EN_IREF                    | W/R       | 1'h0         |        |
|             | [0]         | LDO_EN_LDO                     | W/R       | 1'h0         |        |
| Register 1  | (0x01) Defa | ault: 24'h000802               |           |              |        |
|             | [11]        | TSNS_FORCE_CLR_IRQ_IF_EN_IRQ_0 | W/R       | 1'h1         |        |
|             | [10]        | TSNS_EN_CLK_REF                | W/R       | 1'h0         |        |
|             | [9]         | TSNS_EN_CLK_SENS               | W/R       | 1'h0         |        |
|             | [8]         | TSNS_EN_IRQ                    | W/R       | 1'h0         |        |
|             | [7]         | TSNS_CONT_MODE                 | W/R       | 1'h0         |        |
| 0.01        | [6]         | TSNS_BURST_MODE                | W/R       | 1'h0         |        |
| 0x01        | [5]         | TSNS_EN_SENSOR_LDO             | W/R       | 1'h0         |        |
|             | [4]         | TSNS_EN_SENSOR_V1P2            | W/R       | 1'h0         |        |
|             | [3]         | TSNS_SEL_LDO                   | W/R       | 1'h0         |        |
|             | [2]         | TSNS_SEL_V1P2                  | W/R       | 1'h0         |        |
|             | [1]         | TSNS_ISOLATE                   | W/R       | 1'h1         |        |
|             | [0]         | TSNS_RESETn                    | W/R       | 1'h0         |        |
| Register 2  | (0x02) Defa | ault: 24'h200050               |           | I.           |        |
| <u> </u>    | [21:18]     | TSNS_R_REF                     | W/R       | 4'h8         |        |
|             | [17:14]     | TSNS_I_BUF                     | W/R       | 4'h0         |        |
|             | [13:10]     | TSNS_I_BUF2                    | W/R       | 4'h0         |        |
| 0x02        | [9:6]       | TSNS_I_CMP                     | W/R       | 4'h1         |        |
|             | [5:4]       | TSNS_I_MIRROR                  | W/R       | 2'h1         |        |
|             | [3:0]       | TSNS_I_SOSC                    | W/R       | 4'h0         |        |
| Register 3  |             | ault: 24'h049CE6               |           |              |        |
| riogicioi c | [18:16]     | TSNS_MIM                       | W/R       | 3'h4         |        |
|             | [15:13]     | TSNS_MOM                       | W/R       | 3'h4         |        |
|             | [12:9]      | TSNS_SEL_VVDD                  | W/R       | 4'hE         |        |
| 0x03        | [8:6]       | TSNS_SEL_STB_TIME              | W/R       | 3'h3         |        |
|             | [5:4]       | TSNS_SEL_REF_STB_TIME          | W/R       | 2'h2         |        |
|             | [3:0]       | TSNS_SEL_CONV_TIME             | W/R       | 4'h6         |        |
| Register 4  |             | ault: 24'h000200               | ¥ ¥ / I L | 1110         |        |
| 0x04        | [14:0]      | TSNS_PDIFF                     | W/R       | 15'h0200     |        |
|             |             |                                | V V / 「\  | 13110200     |        |
|             |             | ault: 24'h004000               | W/D       | 04'b004000   |        |
| 0x05        | [23:0]      | TSNS_POLY                      | W/R       | 24'h004000   |        |
| •           | ` '         | ault: 24'h000000               |           | 0.411-000000 |        |
| 0x06        | [23:0]      | TSNS_DOUT                      | R         | 24'h000000   |        |
| Register 7  | , ,         | ault: 24'h001000               |           |              |        |
| 0x07        | [15:8]      | TSNS_INT_RPLY_SHORT_ADDR       | W/R       | 8'h10        |        |
|             | [7:0]       | TSNS_INT_RPLY_REG_ADDR         | W/R       | 8'h00        |        |
| Register 8  |             | ault: 24'h000060               |           |              |        |
|             | [6]         | TMR_SLEEP                      | W/R       | 1'h1         |        |
|             |             | Continued on next page         |           |              |        |
|             |             |                                |           |              |        |

|            |             | Continued from previous | page     |              |          |
|------------|-------------|-------------------------|----------|--------------|----------|
| Reg Addr   | Bit Field   | Reg Name                | Property | Size & Reset | Remark   |
|            | [5]         | TMR_ISOLATE             | W/R      | 1'h1         |          |
|            | [4]         | TMR_RESETB              | W/R      | 1'h0         |          |
|            | [3]         | TMR_EN_OSC              | W/R      | 1'h0         |          |
|            | [2]         | TMR_RESETB_DIV          | W/R      | 1'h0         |          |
|            | [1]         | TMR_RESETB_DCDC         | W/R      | 1'h0         |          |
|            | [0]         | TMR_EN_SELF_CLK         | W/R      | 1'h0         |          |
| Register 9 | (0x09) Def  | ault: 24'hE80813        |          |              | <u>I</u> |
|            | [23]        | TMR_SEL_CLK_DIV         | W/R      | 1'h1         |          |
|            | [22]        | TMR_SEL_CLK_OSC         | W/R      | 1'h1         |          |
|            | [21]        | TMR_SELF_EN             | W/R      | 1'h1         |          |
|            | [20:17]     | TMR_IBIAS_REF           | W/R      | 4'h4         |          |
| 0x09       | [16]        | TMR_CASCODE_BOOST       | W/R      | 1'h0         |          |
|            | [15:8]      | TMR_SEL_CAP             | W/R      | 8'h08        |          |
|            | [7:2]       | TMR_SEL_DCAP            | W/R      | 6'h04        |          |
|            | [1]         | TMR_EN_TUNE1            | W/R      | 1'h1         |          |
|            | [0]         | TMR_EN_TUNE2            | W/R      | 1'h1         |          |
| Register 1 | 0 (0x0A) D  | efault: 24'h9FFDBC      |          |              |          |
|            | [23:21]     | TMR <sub>-</sub> S      | W/R      | 3'h4         |          |
|            | [20:7]      | TMR_DIFF_CON            | W/R      | 14'h3FFB     |          |
| 0.04       | [5]         | TMR_EN_TUNE1_RES        | W/R      | 1'h1         |          |
| 0x0A       | [4]         | TMR_EN_TUNE2_RES        | W/R      | 1'h1         |          |
|            | [3]         | TMR_SAMPLE_EN           | W/R      | 1'h1         |          |
|            | [2:0]       | TMR_AFC                 | W/R      | 3'h4         |          |
| Register 1 | 1 (0x0B) D  | efault: 24'h00000F      | <u>'</u> |              | l.       |
| 0x0B       | [3:0]       | TMR_TFR_CON             | W/R      | 4'hF         |          |
| Register 2 | 3 (0x17) De | efault: 24'h601007      | '        |              | <u>'</u> |
|            | [23]        | WUP_ENABLE              | W/R      | 1'h0         |          |
|            | [22]        | WUP_LC_IRQ_EN           | W/R      | 1'h1         |          |
|            | [21]        | WUP_AUTO_RESET          | W/R      | 1'h1         |          |
| 0x17       | [20]        | WUP_CLK_SEL             | W/R      | 1'h0         |          |
|            | [19]        | WUP_ENABLE_CLK_SLP_OUT  | W/R      | 1'h0         |          |
|            | [15:8]      | WUP_INT_RPLY_SHORT_ADDR | W/R      | 8'h10        |          |
|            | [7:0]       | WUP_INT_RPLY_REG_ADDR   | W/R      | 8'h07        |          |
| Register 2 | 4 (0x18) De | efault: 24'h023002      | 1        |              |          |
| 0x18       | [23:0]      | WUP_INT_RPLY_PAYLOAD    | W/R      | 24'h023002   |          |
|            |             | efault: 24'h000000      |          |              |          |
| 0x19       | [7:0]       | WUP_THRESHOLD_EXT       | W/R      | 8'h00        |          |
|            |             | efault: 24'h2DC6C0      |          | 1            | <u> </u> |
| 0x1A       | [23:0]      | WUP_THRESHOLD           | W/R      | 24'h2DC6C0   |          |
|            |             | efault: 24'h000000      |          |              |          |
| 0x1B       | [7:0]       | WUP_CNT_VALUE_EXT       | R        | 8'h00        |          |
|            |             | efault: 24'h000000      | 1,       |              |          |
| 0x1C       | [23:0]      | WUP_CNT_VALUE           | R        | 24'h000000   |          |
|            |             | efault: 24'h000019      |          |              | <u> </u> |
|            | [5]         | MBC_WAKEUP_ON_PEND_REQ  | W/R      | 1'h0         |          |
|            | [4]         | MBC_IGNORE_RX_FAIL      | W/R      | 1'h1         |          |
| 0x1D       | [3:2]       | LC_CLK_DIV              | W/R      | 2'h2         |          |
|            | [1:0]       | LC_CLK_RING             | W/R      | 2'h1         |          |
|            | []          | 20-0210-1010            | **/11    |              |          |

Table 1: SNTv3 MBus Register File Mapping

#### 1.2 MBus Register Descriptions

#### 1.2.1 Register 0 (0x00)

LDO\_VREF\_I\_AMP Reg 0x00, Bit Field: [9:6], Default: 4'h0, W/R

LDO\_SEL\_VOUT Reg 0x00, Bit Field: [5:3], Default: 3'h4, W/R

LDO\_EN\_VREF Reg 0x00, Bit Field: [2], Default: 1'h0, W/R

LDO\_EN\_IREF Reg 0x00, Bit Field: [1], Default: 1'h0, W/R

LDO\_EN\_LDO Reg 0x00, Bit Field: [0], Default: 1'h0, W/R

#### 1.2.2 Register 1 (0x01)

TSNS\_FORCE\_CLR\_IRQ\_IF\_EN\_IRQ\_0 Reg 0x01, Bit Field: [11], Default: 1'h1, W/R

TSNS\_EN\_CLK\_REF Reg 0x01, Bit Field: [10], Default: 1'h0, W/R

TSNS\_EN\_CLK\_SENS Reg 0x01, Bit Field: [9], Default: 1'h0, W/R

TSNS\_EN\_IRQ Reg 0x01, Bit Field: [8], Default: 1'h0, W/R

TSNS\_CONT\_MODE Reg 0x01, Bit Field: [7], Default: 1'h0, W/R

TSNS\_BURST\_MODE Reg 0x01, Bit Field: [6], Default: 1'h0, W/R

TSNS\_EN\_SENSOR\_LDO Reg 0x01, Bit Field: [5], Default: 1'h0, W/R

TSNS\_EN\_SENSOR\_V1P2 Reg 0x01, Bit Field: [4], Default: 1'h0, W/R

TSNS\_SEL\_LDO Reg 0x01, Bit Field: [3], Default: 1'h0, W/R

TSNS\_SEL\_V1P2 Reg 0x01, Bit Field: [2], Default: 1'h0, W/R

TSNS\_ISOLATE Reg 0x01, Bit Field: [1], Default: 1'h1, W/R

TSNS\_RESETn Reg 0x01, Bit Field: [0], Default: 1'h0, W/R

1.2.3 Register 2 (0x02)

TSNS\_R\_REF Reg 0x02, Bit Field: [21:18], Default: 4'h8, W/R

TSNS\_I\_BUF Reg 0x02, Bit Field: [17:14], Default: 4'h0, W/R

TSNS\_I\_BUF2 Reg 0x02, Bit Field: [13:10], Default: 4'h0, W/R

TSNS\_I\_CMP Reg 0x02, Bit Field: [9:6], Default: 4'h1, W/R

TSNS\_I\_MIRROR Reg 0x02, Bit Field: [5:4], Default: 2'h1, W/R

TSNS\_I\_SOSC Reg 0x02, Bit Field: [3:0], Default: 4'h0, W/R

1.2.4 Register 3 (0x03)

**TSNS\_MIM** Reg 0x03, Bit Field: [18:16], Default: 3'h4, W/R

TSNS\_MOM Reg 0x03, Bit Field: [15:13], Default: 3'h4, W/R

TSNS\_SEL\_VVDD Reg 0x03, Bit Field: [12:9], Default: 4'hE, W/R

TSNS\_SEL\_STB\_TIME Reg 0x03, Bit Field: [8:6], Default: 3'h3, W/R

TSNS\_SEL\_REF\_STB\_TIME Reg 0x03, Bit Field: [5:4], Default: 2'h2, W/R

TSNS\_SEL\_CONV\_TIME Reg 0x03, Bit Field: [3:0], Default: 4'h6, W/R

1.2.5 Register 4 (0x04)

**TSNS\_PDIFF** Reg 0x04, Bit Field: [14:0], Default: 15'h0200, W/R

1.2.6 Register 5 (0x05)

**TSNS\_POLY** Reg 0x05, Bit Field: [23:0], Default: 24'h004000, W/R

1.2.7 Register 6 (0x06)

TSNS\_DOUT Reg 0x06, Bit Field: [23:0], Default: 24'h000000, R

#### 1.2.8 Register 7 (0x07)

TSNS\_INT\_RPLY\_SHORT\_ADDR Reg 0x07, Bit Field: [15:8], Default: 8'h10, W/R

TSNS\_INT\_RPLY\_REG\_ADDR Reg 0x07, Bit Field: [7:0], Default: 8'h00, W/R

#### 1.2.9 Register 8 (0x08)

TMR\_SLEEP Reg 0x08, Bit Field: [6], Default: 1'h1, W/R

TMR\_ISOLATE Reg 0x08, Bit Field: [5], Default: 1'h1, W/R

TMR\_RESETB Reg 0x08, Bit Field: [4], Default: 1'h0, W/R

TMR\_EN\_OSC Reg 0x08, Bit Field: [3], Default: 1'h0, W/R

TMR\_RESETB\_DIV Reg 0x08, Bit Field: [2], Default: 1'h0, W/R

TMR\_RESETB\_DCDC Reg 0x08, Bit Field: [1], Default: 1'h0, W/R

TMR\_EN\_SELF\_CLK Reg 0x08, Bit Field: [0], Default: 1'h0, W/R

#### 1.2.10 Register 9 (0x09)

TMR\_SEL\_CLK\_DIV Reg 0x09, Bit Field: [23], Default: 1'h1, W/R

TMR\_SEL\_CLK\_OSC Reg 0x09, Bit Field: [22], Default: 1'h1, W/R

TMR\_SELF\_EN Reg 0x09, Bit Field: [21], Default: 1'h1, W/R

TMR\_IBIAS\_REF Reg 0x09, Bit Field: [20:17], Default: 4'h4, W/R

TMR\_CASCODE\_BOOST Reg 0x09, Bit Field: [16], Default: 1'h0, W/R

TMR\_SEL\_CAP Reg 0x09, Bit Field: [15:8], Default: 8'h08, W/R

TMR\_SEL\_DCAP Reg 0x09, Bit Field: [7:2], Default: 6'h04, W/R

TMR\_EN\_TUNE1 Reg 0x09, Bit Field: [1], Default: 1'h1, W/R

TMR\_EN\_TUNE2 Reg 0x09, Bit Field: [0], Default: 1'h1, W/R

1.2.11 Register 10 (0x0A)

TMR\_S Reg 0x0A, Bit Field: [23:21], Default: 3'h4, W/R

TMR\_DIFF\_CON Reg 0x0A, Bit Field: [20:7], Default: 14'h3FFB, W/R

TMR\_EN\_TUNE1\_RES Reg 0x0A, Bit Field: [5], Default: 1'h1, W/R

TMR\_EN\_TUNE2\_RES Reg 0x0A, Bit Field: [4], Default: 1'h1, W/R

TMR\_SAMPLE\_EN Reg 0x0A, Bit Field: [3], Default: 1'h1, W/R

TMR\_AFC Reg 0x0A, Bit Field: [2:0], Default: 3'h4, W/R

1.2.12 Register 11 (0x0B)

TMR\_TFR\_CON Reg 0x0B, Bit Field: [3:0], Default: 4'hF, W/R

1.2.13 Register 23 (0x17)

WUP\_ENABLE Reg 0x17, Bit Field: [23], Default: 1'h0, W/R

WUP\_LC\_IRQ\_EN Reg 0x17, Bit Field: [22], Default: 1'h1, W/R

WUP\_AUTO\_RESET Reg 0x17, Bit Field: [21], Default: 1'h1, W/R

WUP\_CLK\_SEL Reg 0x17, Bit Field: [20], Default: 1'h0, W/R

WUP\_ENABLE\_CLK\_SLP\_OUT Reg 0x17, Bit Field: [19], Default: 1'h0, W/R

WUP\_INT\_RPLY\_SHORT\_ADDR Reg 0x17, Bit Field: [15:8], Default: 8'h10, W/R

WUP\_INT\_RPLY\_REG\_ADDR Reg 0x17, Bit Field: [7:0], Default: 8'h07, W/R

1.2.14 Register 24 (0x18)

WUP\_INT\_RPLY\_PAYLOAD Reg 0x18, Bit Field: [23:0], Default: 24'h023002, W/R

1.2.15 Register 25 (0x19)

WUP\_THRESHOLD\_EXT Reg 0x19, Bit Field: [7:0], Default: 8'h00, W/R

1.2.16 Register 26 (0x1A)

WUP\_THRESHOLD Reg 0x1A, Bit Field: [23:0], Default: 24'h2DC6C0, W/R

1.2.17 Register 27 (0x1B)

WUP\_CNT\_VALUE\_EXT Reg 0x1B, Bit Field: [7:0], Default: 8'h00, R

1.2.18 Register 28 (0x1C)

WUP\_CNT\_VALUE Reg 0x1C, Bit Field: [23:0], Default: 24'h000000, R

1.2.19 Register 29 (0x1D)

MBC\_WAKEUP\_ON\_PEND\_REQ Reg 0x1D, Bit Field: [5], Default: 1'h0, W/R

MBC\_IGNORE\_RX\_FAIL Reg 0x1D, Bit Field: [4], Default: 1'h1, W/R

LC\_CLK\_DIV Reg 0x1D, Bit Field: [3:2], Default: 2'h2, W/R

LC\_CLK\_RING Reg 0x1D, Bit Field: [1:0], Default: 2'h1, W/R