# FPGA-Based LZW Image Compression Using Vitis HLS

Anshu Biswas –IMT2021534

Rohan Rajesh –IMT2022575

Margasahayam Venkatesh Chirag - IMT 2022 583

#### Introduction

An input image undergoes LZW (Lempel–Ziv–Welch) compression to reduce storage size for efficient transmission. Following compression, the image is decompressed, and the output image is displayed.

#### Implementation

- 1.LZW Compression code for HLS
- 2.RTL/Verilog code
- 3.Image Decompression code

Github Link:- https://github.com/MChiragV/FPGA-Course-Project

#### How to Run Files from the GitHub Link

- First, run the rgb\_tiff\_to\_coe.c file, which converts the TIFF image to coe file.
- Open Vitis HLS, create a new project and upload the lzw\_compress.cpp code in the sources and lzw\_compress\_tb.cpp in the testbench. Then, for board, use the zedboard.
- Run the simulation, synthesis, and export as IP.
- Then, open Vivado, create a new project(using the same board used in Vitis HLS), and upload the code.v as source, constraints.xdc as constraints file.
- Run the design till bitstream and generate the csv file from the ILA.
- Then, run the decompress\_and\_display.py file and the output TIFF image is generated.

## Block diagram



#### LZW Compression

- LZW compression is a lossless algorithm i.e., there is no data loss while compressing. It compresses data by replacing repeated sequences with shorter codes.
- LZW compression is efficient for files with repeating patterns, like text and images. This method is also preferred due to its simplicity, thus allowing fast execution.
- Initially, a dictionary stores all unique characters.
- As the algorithm processes the input, it builds longer sequences in the dictionary. When a new sequence isn't in the dictionary, the algorithm outputs the code for the longest match found. Then, it adds the new sequence to the dictionary.

#### LZW Compression C++ Code

#### lzw\_compress.cpp:

- Init\_dictionary function initializes the dictionary with 256 unique entries(since ASCII characters range from 0 to 255).
- o find\_in\_dictionary searches for the sequence in the dictionary and returns true if the sequence is found, else return false.
- The top function lzw\_compress takes in an array as input(along with its size) and output array(along with its size), uses the above 2 functions for compressing the input, and modifes the output array.
- Note that the code is slowed down by the find\_in\_dictionary function since it has to traverse the dictionary in order to search the sequence. So, loop unrolling was applied to this function in order to make the process faster.

#### Verilog Code

The code performs the following steps to compress the given image.

- Load the COE file into a BRAM.
- Split the elements of the BRAM in three arrays, one for each of R,G,B. (8 bits wide each)
- Pass these arrays through 3 instances of the compression IP in parallel.
- Probe the compressed output elements and output size in the ILA.
- Export the ILA contents to CSV for further processing.

#### Decompression Code

- This code reads compressed RGB data from a CSV file(that was exported using the ILA outputs), decompresses it with LZW, and reconstructs an RGB image.
- **LZW Decompression**: The lzw\_decompress function decompresses LZW-encoded integer codes, rebuilding the original data using a dynamic dictionary.
- Reading and Extracting Active Segments: The read\_and\_decompress function reads RGB columns from the CSV and identifies segments of compressed data for each color, marked by zeroes.
- Image Reconstruction: The decompressed data is converted to pixel values, arranged into an RGB array, and saved as a TIFF image .
  - This process turns compressed CSV RGB data into a visible image file.



#### Resource Utilization

#### Summary Utilization Available Utilization % Resource 10516 53200 19.77 LUT LUTRAM 275 17400 1.58 14.98 15942 106400 **BRAM** 101 140 72.14 IO 200 0.50 LUTRAM-BRAM 10 25 50 75 100

Utilization (%)

| Name                            | Slice LUTs<br>(53200) | Slice Registers<br>(106400) | F7 Muxes<br>(26600) | F8 Muxes<br>(13300) | Block RAM<br>Tile (140) | Bonded IOB<br>(200) | BUFGCTRL<br>(32) |
|---------------------------------|-----------------------|-----------------------------|---------------------|---------------------|-------------------------|---------------------|------------------|
| ∨ N image_compress              | 10516                 | 15942                       | 772                 | 384                 | 101                     | 1                   | 1                |
| > I BRAM (blk_mem_gen_0)        | 0                     | 0                           | 0                   | 0                   | 0.5                     | 0                   | 0                |
| dbg_hub (dbg_hub_CV)            | 0                     | 0                           | 0                   | 0                   | 0                       | 0                   | 0                |
| > ILA (ila_0)                   | 1184                  | 1843                        | 4                   | 0                   | 3                       | 0                   | 0                |
| > Izw_inst_b (lzw_compress_0)   | 497                   | 479                         | 0                   | 0                   | 32                      | 0                   | 0                |
| > Izw_inst_g (lzw_compress_0)   | 497                   | 479                         | 0                   | 0                   | 32                      | 0                   | 0                |
| > I lzw_inst_r (lzw_compress_0) | 497                   | 479                         | 0                   | 0                   | 32                      | 0                   | 0                |

## Latency



Synthesis summary report obtained in Vitis HLS

#### LZW IP



#### Latency for unrolling(factor=20) and pipelining



Synthesis summary report obtained in Vitis HLS

#### Tradeoff between resource utilization and kernel size

On applying loop unrolling and pipelining, the resources utilized increased drastically, with LUTs increasing from 1134 to 4741 and FFs increasing from 489 to 2223. This would prevent user from increasing the kernel size from 16\*16 to higher sizes due to high resource utilization. But small kernel size would slower the traversal time. So, in order to maintain the tradeoff between resource utilized and kernel size, we chose the one with lesser resource utilization.

## Max Clock Frequency

Max clock frquency achieved: 90.9 MHz

## Implemented Layout



#### Sample Input and Output

#### Input



#### Output



```
Original size: 768 bytes (0.75 KB)
```

Compressing data...

Compressed size: 652 bytes (0.64 KB)

Compression ratio: 1.18:1

Space saved: 15.10%

Image saved as 'output\_image\_new.tiff'

#### Problems Faced

- 1.Probing array elements in ILA
- The ILA buffer captures the array in a circular fashion. Say the window size is 4096 and array size is 1024, then we got the array to repeat 4 times, but the start index at the first window sample was random every time we ran the ILA. To solve this issue, we used a capture\_active signal as a trigger. What this signal does is that it is high when the array elements are valid, and low when they're not.

Github link for the same: https://github.com/MChiragV/FPGA-Course-Project/tree/main/Errors

#### Advantages of LZW technique

- LZW technique can compress the input array by traversing it only once.
- It is faster than other compression algorithms due to its simplicity.
- It performs better for images with repetitive patterns.



https://gitlab.com/libtiff/libtiff/-/blob/master/tools/tiffcp.c

## THANK YOU