

#### Project report on

### **Single-Cycle RISC-V Processor**

Submitted in partial fulfilment of the requirements for the award of degree of

### **Bachelor of Technology**

in

#### **Electronics and Communication Engineering**

Submitted by:

**ROHIL S** 

PES2UG22EC111

Under the guidance of **Dr Mahesh Awati**Associate Professor
PES University

# DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING PES UNIVERSITY

(Established under Karnataka Act No. 16 of 2013) Electronic City, Hosur Road, Bengaluru – 560 100, Karnataka, India

## **Table of Contents**

| Sl. No. | Title                     | Page No. |
|---------|---------------------------|----------|
| 1       | Description               | 3        |
| 2       | RTL Code (System Verilog) | 3        |
| 3       | Testbench Code            | 11       |
| 4       | Simulation Result         | 12       |
| 5       | Schematic                 | 13       |
| 6       | Applications              | 13       |
| 7       | Advantages                | 13       |
| 8       | Disadvantages             | 14       |
| 9       | Conclusion                | 14       |

## **Description**

The **RISC-V** processor is a lightweight, modular, open-source Instruction Set Architecture (ISA) designed for teaching, research, and scalable commercial use. In this project, I implemented a **single-cycle RISC-V** processor using System Verilog, capable of executing basic instructions from the **RV32I** base instruction set.

This processor executes one instruction per clock cycle (single-cycle architecture), and supports:

```
• R-type (e.g. add, sub, and, or)
```

- I-type (e.g. addi, lw)
- S-type (e.g. sw)
- B-type (e.g. beq)
- U-type (e.g. lui)
- J-type (e.g. jal)

## RTL Code (System Verilog)

```
module riscv_core (
input logic clk,
input logic reset
);
logic [31:0] pc, next_pc;
logic [31:0] instr;
logic [4:0] rs1, rs2, rd;
logic [31:0] reg_data1, reg_data2, alu_result, imm;
logic [31:0] write_data;
logic [6:0] opcode;
logic [2:0] funct3;
logic [6:0] funct7;
```

```
// Fetch
pc_register pc_reg (
  .clk(clk),
  .reset(reset),
  .next_pc(next_pc),
  .pc(pc)
);
instruction memory imem (
  .addr(pc),
  .instruction(instr)
);
// Decode
assign opcode = instr[6:0];
assign rd = instr[11:7];
assign funct3 = instr[14:12];
assign rs1 = instr[19:15];
assign rs2 = instr[24:20];
assign funct7 = instr[31:25];
register file rf (
  .clk(clk),
  .rs1(rs1),
  .rs2(rs2),
  .rd(rd),
  .write_data(write data),
  .reg write(reg write),
  .data1(reg data1),
  .data2(reg_data2)
);
immediate_generator imm_gen (
  .instr(instr),
  .imm out(imm)
);
alu alu unit (
```

```
.a(reg data1),
    .b(alu src?imm: reg data2),
    .alu control(alu control),
    .result(alu result)
  );
  data memory dmem (
    .clk(clk),
    .addr(alu result),
    .write data(reg data2),
    .mem read(mem read),
    .mem write(mem write),
    .read data(mem read data)
  );
  control unit control (
    .opcode(opcode),
    .reg write(reg write),
    .alu src(alu src),
    .mem_to_reg(mem to reg),
    .mem read(mem read),
    .mem write(mem write),
    .alu op(alu op),
    .branch(branch)
  );
  alu control alu ctrl (
    .alu op(alu op),
    .funct3(funct3),
    .funct7(funct7),
    .alu control(alu control)
  );
  assign write_data = mem_to_reg ? mem_read_data : alu_result;
  assign next pc = pc + 4; // Basic PC increment; to be replaced
with branch logic
```

```
endmodule
module pc register (
  input logic clk,
  input logic reset,
  input logic [31:0] next pc,
  output logic [31:0] pc
);
  always ff @(posedge clk or posedge reset) begin
    if (reset)
       pc \le 32'h000000000;
       pc \le next pc;
  end
endmodule
module instruction memory (
  input logic [31:0] addr,
  output logic [31:0] instruction
);
  logic [31:0] memory [0:255];
  initial begin
    // Example: addi x1, x0, 10
    memory[0] = 32'h00a00093; // addi x1, x0, 10
     memory[1] = 32'h00100113; // addi x2, x0, 1
     // Add more instructions here
  end
  assign instruction = memory[addr[9:2]]; // word aligned
endmodule
module register file (
  input logic clk,
  input logic [4:0] rs1, rs2, rd,
  input logic [31:0] write_data,
  input logic reg write,
  output logic [31:0] data1, data2
```

```
);
  logic [31:0] registers [0:31];
  always ff @(posedge clk) begin
     if (reg write && rd != 0)
       registers[rd] <= write data;
  end
  assign data1 = registers[rs1];
  assign data2 = registers[rs2];
endmodule
module immediate generator (
  input logic [31:0] instr,
  output logic [31:0] imm out
);
  logic [6:0] opcode;
  assign opcode = instr[6:0];
  always comb begin
     case (opcode)
       7'b0010011, 7'b0000011: // I-type (addi, lw)
          imm out = \{\{20\{\inf[31]\}\}, \inf[31:20]\};
       7'b0100011: // S-type (sw)
          imm_out = \{ \{20\{instr[31]\}\}, instr[31:25], instr[11:7]\};
       7'b1100011: // B-type (beq, bne)
          imm out = \{\{19\{instr[31]\}\}, instr[31], instr[7],
instr[30:25], instr[11:8], 1'b0};
       7'b0110111: // U-type (lui)
          imm_out = \{instr[31:12], 12'b0\};
       7'b1101111: // J-type (jal)
          imm out = \{\{11\{\inf[31]\}\}, \inf[31], \inf[19:12], \}
instr[20], instr[30:21], 1'b0};
       default:
          imm out = 32'd0;
     endcase
  end
endmodule
```

```
module alu (
  input logic [31:0] a, b,
  input logic [3:0] alu control,
  output logic [31:0] result
);
  always comb begin
     case (alu control)
       4'b0000: result = a & b;
       4'b0001: result = a \mid b;
       4'b0010: result = a + b;
       4'b0110: result = a - b;
       4'b0111: result = (a < b) ? 32'd1 : 32'd0;
       4'b1100: result = a \land b;
       default: result = 32'd0;
     endcase
  end
endmodule
module data memory (
  input logic clk,
  input logic [31:0] addr,
  input logic [31:0] write data,
  input logic mem read,
  input logic mem write,
  output logic [31:0] read data
);
  logic [31:0] memory [0:255];
  always ff @(posedge clk) begin
     if (mem write)
       memory[addr[9:2]] <= write data;
  end
  assign read data = mem read? memory[addr[9:2]]: 32'd0;
endmodule
module control unit (
```

```
input logic [6:0] opcode,
  output logic reg write,
  output logic alu src,
  output logic mem to reg,
  output logic mem read,
  output logic mem write,
  output logic [1:0] alu op,
  output logic branch
);
  always comb begin
    case (opcode)
       7'b0110011: begin // R-type
         alu src
                  = 0;
         mem_to_reg = 0;
         reg write = 1;
         mem read = 0;
         mem write = 0;
         branch = 0;
         alu op = 2'b10;
       end
       7'b0010011: begin // I-type (addi)
         alu src = 1;
         mem to reg = 0;
         reg write = 1;
         mem read = 0;
         mem write = 0;
         branch = 0;
         alu op = 2'b00;
       end
      7'b0000011: begin // Load
         alu src = 1;
         mem\_to\_reg = 1;
         reg write = 1;
         mem read = 1;
         mem_write = 0;
         branch = 0;
         alu op = 2'b00;
```

```
end
      7'b0100011: begin // Store
         alu src
                  = 1;
         mem to reg = 0; // X
         reg write = 0;
         mem read = 0;
         mem write = 1;
         branch = 0;
         alu_op = 2'b00;
      end
      7'b1100011: begin // Branch
         alu src = 0;
         mem to reg = 0;
         reg write = 0;
         mem read = 0;
         mem_write = 0;
         branch = 1;
         alu op = 2'b01;
      end
      default: begin
         alu src = 0;
         mem to reg = 0;
         reg write = 0;
         mem read = 0;
         mem_write = 0;
         branch = 0;
         alu_op = 2'b00;
      end
    endcase
  end
endmodule
module alu_control (
  input logic [1:0] alu_op,
  input logic [2:0] funct3,
  input logic [6:0] funct7,
  output logic [3:0] alu control
```

```
always comb begin
    case (alu op)
       2'b00: alu control = 4'b0010; // ADD (lw/sw/addi)
       2'b01: alu control = 4'b0110; // SUB (branch)
       2'b10: begin // R-type
         case ({funct7, funct3})
            10'b00000000000: alu control = 4'b0010; // ADD
            10'b0100000000: alu control = 4'b0110; // SUB
            10'b000000111: alu control = 4'b0000; // AND
            10'b000000110: alu control = 4'b0001; // OR
            10'b000000100: alu control = 4'b1100; // XOR
            default:
                        alu control = 4'b1111;
         endcase
       end
       default: alu control = 4'b0000;
    endcase
  end
endmodule
```

### **Testbench Code**

```
`timescale 1ns / 1ps

module tb_riscv_core;
  logic clk;
  logic reset;

// Instantiate the DUT
  riscv_core uut (
       .clk(clk),
       .reset(reset)
  );

// Clock generation: 10ns period (100 MHz)
  always #5 clk = ~clk;
```

```
initial begin
    $display("Starting RISC-V Processor Simulation...");

// Initialize signals
    clk = 0;
    reset = 1;

// Hold reset for a few cycles
#20;
    reset = 0;

// Let the processor run for a while
#500;

$display("Simulation Finished.");
$finish;
end
endmodule
```

## **Simulation**



## **Schematic**

control















# **Applications**

- Understanding instruction-level execution
- Educational VLSI/FPGA projects
- Foundation for pipelined or multi-cycle CPU design
- Useful in embedded systems with custom ISA extensions

## **Advantages**

- Modular and scalable RTL design
- Fully synthesizable
- Instruction-driven behavior via RISC-V format
- Easily extendable to support more instructions or pipelining

## **Disadvantages**

- No hazard detection (yet)
- Single-cycle limits performance
- No forwarding, pipelining, or branch prediction
- Limited instruction support (subset of RV32I)

#### **Conclusion**

Implementing a single-cycle RISC-V processor deepened my understanding of the **hardware-software interface**, **control signals**, and **instruction execution pipelines**. This foundational design sets the stage for adding pipelining, memory-mapped IO, or even custom instructions in the future.