

(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



| Course Name:         | Digital Design Laboratory | Semester:    | Ш           |
|----------------------|---------------------------|--------------|-------------|
| Date of Performance: | 21/08/2023                | Batch No:    | A2          |
| Faculty Name:        | Dr. Kiran Ajetrao         | Roll No:     | 16010122041 |
| Faculty Sign & Date: |                           | Grade/Marks: | /25         |

# **Experiment No: 4**

**Title:** 4-bit magnitude comparator

| Aim a | ind O | bjective | of the | Experin | nent: |
|-------|-------|----------|--------|---------|-------|
|-------|-------|----------|--------|---------|-------|

To design and implement 1-bit comparator using logic gates and verify 4-bit magnitude comparator using IC 7485

#### COs to be achieved:

**CO2**: Use different minimization techniques and solve combinational circuits.

| Tools used:  |  |
|--------------|--|
| Trainer kits |  |

#### Theory:

**Comparator:** The comparison of two numbers is an operator that determines one number is greater than, less than (or) equal to the other number. A magnitude comparator is a combinational circuit that compares two numbers A and B and determines their relative magnitude. The outcome of the comparator is specified by three binary variables that indicate whether A>B, A=B (or) A<B.

Digital Design Laboratory Semester: III Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





# 1-bit Comparator Implementation Details: Truth Table

| A | В | A <b< th=""><th>A=B</th><th>A&gt;B</th></b<> | A=B | A>B |
|---|---|----------------------------------------------|-----|-----|
| 0 | 0 | 0                                            | 1   | 0   |
| 0 | 1 | 1                                            | 0   | 0   |
| 1 | 0 | 0                                            | 0   | 1   |
| 1 | 1 | 0                                            | 1   | 0   |

#### From the Truth Table:

$$(A < B) = 0, 1, 0, 0$$

$$(A=B)=1,0,0,1$$

$$(A>B)=0,0,1,0$$

Digital Design Laboratory

Semester: III Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





Four Bit Magnitude Comparator Implementation Details

Pin Diagram of IC 7485



Semester: III

**Logic Diagram of IC 7485** 

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





Semester: III

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



## **Comparing Table**

|         | COMPARIN | NG INPUTS |         |       | OUTPUT |       |
|---------|----------|-----------|---------|-------|--------|-------|
| A3, B3  | A2, B2   | A1, B1    | A0, B0  | A > B | A < B  | A = B |
| A3 > B3 | X        | X         | X       | Н     | L      | L     |
| A3 < B3 | X        | X         | X       | L     | Н      | L     |
| A3 = B3 | A2 >B2   | X         | Х       | Н     | L      | L     |
| A3 = B3 | A2 < B2  | X         | X       | L     | Н      | L     |
| A3 = B3 | A2 = B2  | A1 > B1   | Х       | Н     | L      | L     |
| A3 = B3 | A2 = B2  | A1 < B1   | X       | L     | Н      | L     |
| A3 = B3 | A2 = B2  | A1 = B1   | A0 > B0 | Н     | L      | L     |
| A3 = B3 | A2 = B2  | A1 = B1   | A0 < B0 | L     | Н      | L     |
| A3 = B3 | A2 = B2  | A1 = B1   | A0 = B0 | Н     | L      | L     |
| A3 = B3 | A2 = B2  | A1 = B1   | A0 = B0 | L     | Н      | L     |
| A3 = B3 | A2 = B2  | A1 = B1   | A0 = B0 | L     | L      | Н     |

#### **Implementation Details**

#### **Procedure:**

- 1) Locate the IC 7485 on the trainer kit.
- 2) Connect 1<sup>st</sup> input no. to A3-A0 input slot and 2<sup>nd</sup> to B3-B0.
- 3) Connect the output  $Y_{A>B}$ ,  $Y_{A< B}$  and  $Y_{A=B}$  to the output indicators.
- 4) Switch ON the power supply and monitor the output for various input combinations.

Digital Design Laboratory

Semester: III Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



## Post Lab Subjective/Objective type Questions:

1. Design 2-bit magnitude comparator.

Table 1. Truth Table of 2-Bit Magnitude Comparator

| INPUT |            |    | OUTPUT |     |     |                   |
|-------|------------|----|--------|-----|-----|-------------------|
| A1    | <b>A</b> 0 | B1 | В0     | A>B | A=B | A <b< th=""></b<> |
| 0     | 0          | 0  | 0      | 0   | 1   | 0                 |
| 0     | 0          | 0  | 1      | 0   | 0   | 1                 |
| 0     | 0          | 1  | 0      | 0   | 0   | 1                 |
| 0     | 0          | 1  | 1      | 0   | 0   | 1                 |
| 0     | 1          | 0  | 0      | 1   | 0   | 0                 |
| 0     | 1          | 0  | 1      | 0   | 1   | 0                 |
| 0     | 1          | 1  | 0      | 0   | 0   | 1                 |
| 0     | 1          | 1  | 1      | 0   | 0   | 1                 |
| 1     | 0          | 0  | 0      | 1   | 0   | 0                 |
| 1     | 0          | О  | 1      | 1   | 0   | 0                 |
| 1     | 0          | 1  | 0      | 0   | 1   | 0                 |
| 1     | 0          | 1  | 1      | 0   | 0   | 1                 |
| 1     | 1          | 0  | 0      | 1   | 0   | 0                 |
| 1     | 1          | 0  | 1      | 1   | 0   | 0                 |
| 1     | 1          | 1  | 0      | 1   | 0   | 0                 |
| 1     | 1          | 1  | 1      | 0   | 1   | 0                 |



2. How can we implement a 5-bit magnitude comparator using IC 7485.

Digital Design Laboratory

Semester: III Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





#### **Conclusion:**

In conclusion, this experiment has provided us with a rich and comprehensive experience in the realm of digital design and combinational logic circuits, with a primary focus on designing and implementing a 1-bit comparator using logic gates and verifying the functionality of a 4-bit magnitude comparator using the versatile IC 7485. Throughout this lab, we aimed to gain a deep understanding of comparator design, explore various minimization techniques, and develop problem-solving skills for complex combinational circuits.

The integration of IC 7485 into our experiments was pivotal. This integrated circuit streamlined the verification of our designs and underscored the practical significance of integrated components in digital circuitry. The IC 7485 efficiently handled 4-bit binary comparisons, demonstrating the efficiency and accuracy that integrated circuits bring to complex digital circuits. The lab also introduced us to various minimization techniques, such as Karnaugh maps aka K-maps.

Semester: III

Signature of faculty in-charge with Date:

Digital Design Laboratory

Academic Year: 2023-24