# **PROJECT PHASE 2: Pipelined Implementation of 32bit RISC-V**

# **Design Document**

Group No. 18

Group Members:

*Rohit Madan – 2020EEB1202* 

Omkar Prashant More – 2020EEB1188

*Harsh Gupta* – *2019MED1008* 

The document describes the Design of our RISC-V simulator, which now acts as a simulator for the Single Cycle Executions as well as Pipelined Executions. Our Simulator is built completely using Python Programming Language.

The basic outline of the code remains the same as was implemented in the Single Cycle Implementation.

Pipelined Implementation included 5 pipeline stages *Instruction Fetch (IF)*, *Decode (DE)*, *Execute (EX)*, *Memory Access (MA) and Writeback (WB)*. Corresponding to these stages 4 pipeline registers were made in between the stages namely IF DE, DE EX, EX MA, MA WB

In main.py, the while executing the Pipelined implementation, we run the stages in the reverse order, i.e.,

1.WB 2. MA 3. EX 4. DE 5. FE

We do this so that we can work on separate instructions in different stages. For example, after 1<sup>st</sup> instruction is fetched, in the next cycle the next instruction would be fetched whereas this previous instruction would process to the next stage i.e, DE in this case.

```
if(pReg.MA_WB != {}):
    write_back(pReg.MA_WB)
if(pReg.EX_MA != {}):
    memory_access(pReg.EX_MA, pReg.MA_WB)
if(pReg.DE_EX != {}):
    execute(pReg.DE_EX, pReg.EX_MA)
if(pReg.IF_DE != {}):
    decode(pReg.IF_DE, pReg.DE_EX)
fetch(pReg.IF_DE) #This stage will only wri
Clock+=1
```

Pipeline Implementation

#### **STALLING**

A simple Pipelined execution is implemented with the help of Stalling. Stalls and Bubbles are inserted in the stages when Data and Control Hazards are detected.

#### Data Hazard

- ➤ Data Hazard (Read After Write Dependency (RAW) in our case) Detection is done in the decode stage.
- In the case of a Data Hazard, the rs1 or rs2 of a certain instruction are dependent on the rd (Destination register) value of a previous instruction. This error occurs, when the current instruction tries to access the value before it is updated by the preceding instruction.
- In this case, we stall the Decode Stage till the dependent preceding instruction writes the value into the Stalling register. Due to this stall in the Decode stage, the subsequent Execute, MemoryAccess as well as the WriteBack Stages are stalled (Bubble) as there was no instruction from the previous stage.
- ➤ The stall of the Execute Stage is removed in the next cycle after the Decode Stage runs, since now this decoded instruction must be executed, and all the other stages follow so on.

#### Control Hazard

- A Control Hazard occurs when we do not know whether or not we have to take the Branch. Since this information is known in the Execute Stage, therefore up to that point we Fetch and Decode the next instructions.
- In case the Branch is to be taken, then the instruction in the Fetch and Decode stages are flushed, and this creates Bubbles in the Pipeline.
- ➤ The Control Hazard is detected by us in the Execute Stage, and thereafter the further stages are Cancelled (Bubble).

```
def ControlHazard(self):
    self.StallDE=True
    self.StallEX=True
    self.controlHazard = True
    self.ControlH=self.ControlH+1
    print("EXECUTE: Control Hazard: Stalling DE and EX stages")
```

#### **FORWARDING**

The basic concept of forwarding is to reduce the stalls since the information that we need after the WriteBack stage is often available to us beforehand.

There are 4 forwarding paths all of which were implemented in our Code:

- ➤ WB→MA
- ➤ WB→EX
- ➤ WB→DE
- ➤ MA→EX

The implementation of these 4 forwarding paths causes all the stalls/bubbles to go away.

There is only one special case of a Load-Use Hazard which requires stalling. This was also implemented separately as a function in the Data Lock class in HazardDetection.py.

Load Use Hazard only occurs when, a Load Instruction is followed by a non-Store instruction which depends on the load instruction.

```
def detectLoadUse(self,DE_EX,EX_MA):

#Returns True if Load Use Data Hazard is Detected

if(EX_MA['opcode']=='0000011' and DE_EX['opcode'] != '0100011'):

#EX_MA-> load instruction DE_EX-> Use instruction apart from store

print("Load Use Hazard Detected")

self.LoadUseEXStall=True

return True

return False
```

Values of inp1 and inp2 updated in the Execute Stage (Forwarding)

The forwarded values are then updated in the EXECUTE Stage

```
    DE_EX['0P1'] -> from previous cycle (from register file)
    Forward from MA stage (written by previous EX) using EX_M

                                                                                                                                           3. Forward from WB stage (written by previous MA) using MA_WE Forwarding always done at starting of stage as the previous s
(knob.knob2==1):#Forwarding
       (frwd.forwardInp1==2):
   if(EX_MA['inst']=='lui'):
                                                                                                                                     forwardInp1=1 #OP1 MUX
forwardInp2=1 #OP2 MUX
              alu.inp1=EX_MA['ImmU']
         elif(lock.LoadUseHazard==True): alu.inp1 = mem.RegisterFile[EX MA['rs1']]
         else: alu.inp1 = EX_MA['ALUResult']
                                                                                                                                      def ResetEX(self):
                                                                                                                                          self.forwardInp1=1
self.forwardInp2=1
    elif(frwd.forwardInp2==2):
         if(EX_MA['inst']=='lui'):
    alu.inp2=EX_MA['ImmU']
        elif(lock.LoadUseHazard==True): alu.inp2 = mem.RegisterFile[DE_EX['rs2']]
else: alu.inp2 = EX_MA['ALUResult']
                                                                                                                                          2 Options for DataWrite to Data Memory

1. EX_MA['OP2] -> from previous cycle

2. MA_WB['LoadData] -> Forwarded from MA_WB of WB stage to MA
         alu.inp1 = mem.RegisterFile[DE EX['rs1']]
         alu.inp2 = mem.RegisterFile[DE_EX['rs2']]
                                                                                                                                     #MUX for DataWrite forwardDataWrite=1
        print("Forwarding from MA WB of WB to EX")
                                                                                                                                     def ResetMA(self):
    self.forwardDataWrite=1
   frwd.ResetEX()
   lock.LoadUseHazard=False
```

Values of inp1 and inp2 updated in the Execute Stage (Forwarding) and Forwarding Unit class

#### **BRANCH PREDICTION**

Branch Prediction was done using 1 bit Branch prediction logic, which sets a counter = 0 or 1 and states that a Branch continues to be taken till the counter is 1 and once we see that the branch is not to be taken, we set the counter = 0, and whether to Fetch the next instruction or branch target is decided by the value of our counter.

If a Branch instruction is fetched in current cycle, then we want to use our branch predictor to predict the direction of the branch.

In the next cycle the branch would move to Decode stage where an entry corresponding to it would be made in the BTB

So we then fetch Branch Target from the BTB corresponding to that branch

In the next cycle when the branch reaches Execute stage then we get to know whether branch prediction was correct or not and whether we need to flush the pipeline

```
# BranchPrediction.py > ☆ BranchPred

BTB = {}

Mispred=0
    counter=1

def PredictTaken(self,PC):
    if(self.BTB[PC][1] == 0): #Wrong Prediction
        self.Mispred=self.Mispred+1 #Misprediction
        self.BTB[PC][1] = 1 #Branch will be taken
    else:
        self.BTB[PC][1] = 1 #Correct Prediction

def PredictNotTaken(self,PC):
    if(self.BTB[PC][1] == 1): #Wrong Prediction
        self.Mispred=self.Mispred+1 #Misprediction
        self.BTB[PC][1] = 0 #Branch will not be else:
        self.BTB[PC][1] = 0 #Correct Prediction
```

**Branch Prediction function** 

### **GUI**



Initial State of GUI

The GUI contains the following features:

# **BUTTONS:**

- Upload File: This button allows us to upload the .mc file of our code.
- Assemble: Assembles the instruction and data memory code in the RISCV-Machine Code section



After Assembling

• Run: Runs our code and gives us the output.



After Running BubbleSort.mc

# KNOBS:

- All the 5 Knobs are present on the bottom left of the GUI window, and they can be turned on by checking the boxes to the left of them
- After checking the 5<sup>th</sup> Knob, we are provided an option to enter the instruction number for which we wish to see information in the pipeline registers

# **OUTPUT**:

In the Output we can see the following things:

- Machine Code
- Output Stats
- Register Values
- Updated Data Memory
- Details of each Cycle
  - > Cycle wise Details
  - > Register values
  - > Pipeline Register Values