# ELEC6027 - VLSI Design Project : Programmers Guide

Team R4

 $23^{\rm rd}$  April, 2014

# 1 Introduction

Lorem Ipsum...

# 2 Architecture

Lorem Ipsum...

# 3 Register Description

Lorem Ipsum...

## 4 Instruction Set

The complete instruction set architecture includes a number of instructions for performing calculations on data, moving data between external memory and general purpose registers, transfer of control within a program and interrupt handling.

All instructions implemented by this architecture fall into one of 6 groups, categorized as follows:

- Data Manipulation Arithmetic, Logical, Shifting
- Byte Immediate Arithmetic, Byte Load
- Data Transfer Memory Access
- Control Transfer (Un)conditional Branching
- Stack Operations Push, Pop
- Interrupts Enabling, Status Storage, Returning

There is only one addressing mode associated with each instruction, generally following these groupings:

- Data Manipulation Register-Register, Register-Immediate
- Byte Immediate Register-Immediate
- Data Transfer Base Plus Offset
- Control Transfer PC Relative, Register-Indirect, Base Plus Offset
- Stack Operations Register-Indirect Preincrement/Postdecrement
- Interrupts Register-Indirect Preincrement/Postdecrement

# 4.1 General Instruction Formatting

| Instruction Type | Sub-Type | 15 14 13 12 | 2 11 10 9 | 8 7 6 5 4 | 3 2 1 0 |
|------------------|----------|-------------|-----------|-----------|---------|
|                  |          |             |           |           |         |

| A1 | Data Manipulation | Register  |   | Or             | oco  | ما |   |    | Rd   | Ra    |    | Rb |    | X  | X |
|----|-------------------|-----------|---|----------------|------|----|---|----|------|-------|----|----|----|----|---|
| A2 | Bata Manipulation | Immediate |   | O <sub>I</sub> | )CO( | ıc |   |    | Rd   | Ra    |    | im | m4 | /5 |   |
| В  | Byte Immediate    |           |   | $O_{\rm I}$    | oco  | de |   |    | Rd   |       | in | nm | 3  |    |   |
| С  | Data Transfer     |           | 0 | LS             | 0    | 0  | 0 |    | Rd   | Ra    |    | in | nm | 5  |   |
| D1 | Control Transfer  | Others    | 1 | 1              | 1    | 1  | 0 | C  | ond. |       | in | nm | 3  |    |   |
| D2 | Control Transfer  | Jump      | 1 | 1              | 1    | 1  | U |    | onu. | Ra    |    | ir | nm | 5  |   |
| Е  | Stack Operations  |           | 0 | U              | 0    | 0  | 1 | L  | X X  | Ra    | 0  | 0  | 0  | 0  | 1 |
| F  | Interrupts        |           | 1 | 1              | 0    | 0  | 1 | IC | ond. | 1 1 1 | X  | X  | X  | X  | X |

#### **Instruction Field Definitions**

Opcode: Operation code as defined for each instruction

Rd: Destination Register

Ra: Source register 1

Rb: Source register 2

immX: Immediate value of length X

Cond.: Branching condition code as defined for branch instructions

ICond.: Interrupt instruction code as defined for interrupt instructions

LS: 0=Load Data, 1=Store Data

U: 1=PUSH, 0=POP

L: 1=Use Link Register, 0=Use GPR

## Pseudocode Notation

| Symbol                       | Meaning                                              |
|------------------------------|------------------------------------------------------|
| $\leftarrow$ , $\rightarrow$ | Assignment                                           |
| Result[x]                    | Bit $x$ of result                                    |
| Ra[x: y]                     | Bit range from $x$ to $y$ of register Ra             |
| +Ra                          | Positive value in Register Ra                        |
| -Ra                          | Negative value in Register Ra                        |
| <                            | Numerically greater than                             |
| >                            | Numerically less than                                |
| <<                           | Logical shift left                                   |
| >>                           | Logical shift right                                  |
| >>>                          | arithmetic shift right                               |
| Mem[val]                     | Data at memory location with address $val$           |
| $\{x, y\}$                   | Contatenation of $x$ and $y$ to form a 16-bit value  |
| (cond)?                      | Operation performed if <i>cond</i> evaluates to true |
| !                            | Bitwise Negation                                     |

Use of the word UNPREDICTABLE indicates that the resultant flag value after operation execution will not be indicative of the ALU result. Instead its value will correspond to the result of an undefined arithmetic operation and as such should not be used.

4.2 ADD Add Word

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 0  | 0  | 0  | 1  | 0  |    | Rd |   |   | Ra |   |   | Rb |   | X | X |

#### **Syntax**

ADD Rd, Ra, Rb

eg. ADD R5, R3, R2

## Operation

$$Rd \leftarrow Ra + Rb$$

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow if (+Ra \text{ and } +Rb \text{ and } -Result) \text{ or }$ 

(-Ra and -Rb and +Result) then 1, else 0

 $C \leftarrow if (Result > 2^{16} - 1) or$ 

(Result  $< -2^{16}$ ) then 1, else 0

#### Description

The 16-bit word in GPR[Ra] is added to the 16-bit word in GPR[Rb] and the result is placed into GPR[Rd].

## 4.3 ADDI

## Add Immediate

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|---|
| 0  | 0  | 1  | 1  | 0  | -  | Rd |   |   | Ra |   |   | i | mm | 5 |   |

#### **Syntax**

ADDI Rd, Ra, #imm5

eg. ADDI R5, R3, #7

## Operation

$$Rd \leftarrow Ra + \#imm5$$

$$N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$$

$$Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$$

$$V \leftarrow if (+Ra \text{ and } +\#imm5 \text{ and } -Result) \text{ or }$$

(-Ra and -#imm5 and +Result) then 1, else 0

$$C \leftarrow if (Result > 2^{16} - 1) or$$

(Result 
$$< -2^{16}$$
) then 1, else 0

#### Description

The 16-bit word in GPR[Ra] is added to the sign-extended 5-bit value given in the instruction and the result is placed into GPR[Rd].

## 4.4 ADDIB

# Add Immediate Byte

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 0  | 0  | 0  | 1  | 1  |    | Rd |   |   |   |   | im | m8 |   |   |   |

## Syntax

ADDIB Rd, #imm8

eg. ADDIB R5, #93

## Operation

$$Rd \leftarrow Rd + \#imm8$$

$$N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$$

$$Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$$

$$V \leftarrow if (+Rd \text{ and } +\#imm8 \text{ and -Result}) \text{ or }$$

$$(-Rd \text{ and } -\#imm8 \text{ and } +Result) \text{ then } 1, \text{ else } 0$$

$$C \leftarrow if (Result > 2^{16} - 1) or$$

(Result 
$$< -2^{16}$$
) then 1, else 0

#### Description

The 16-bit word in GPR[Rd] is added to the sign-extended 8-bit value given in the instruction and the result is placed into GPR[Rd].

## 4.5 ADC

# Add Word With Carry

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 0  | 0  | 1  | 0  | 0  |    | Rd |   |   | Ra |   |   | Rb |   | X | X |

## **Syntax**

ADC Rd, Ra, Rb

eg. ADC R5, R3, R2

## Operation

$$Rd \leftarrow Ra + Rb + C$$

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow if (+Ra \text{ and } +(Rb+CFlag) \text{ and -Result}) \text{ or}$ 

(-Ra and -(Rb+CFlag) and +Result) then 1, else 0

 $C \leftarrow if (Result > 2^{16} - 1) or$ 

(Result  $< -2^{16}$ ) then 1, else 0

## Description

The 16-bit word in GPR[Ra] is added to the 16-bit word in GPR[Rb] with the added carry in set according to the Carry flag from previous operation, and the result is placed into GPR[Rd].

## 4.6 ADCI

# Add Immediate With Carry

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|---|
| 0  | 0  | 1  | 0  | 1  | -  | Rd |   |   | Ra |   |   | i | mm | 5 |   |

#### **Syntax**

ADCI Rd, Ra, #imm5

eg. ADCI R5, R4, #7

## Operation

$$Rd \leftarrow Ra + \#imm5 + C$$

$$N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$$

$$Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$$

$$V \leftarrow if (+Ra \text{ and } +(\#imm5+CFlag) \text{ and } -Result) \text{ or }$$

(-Ra and -(#imm5+CFlag) and +Result) then 1, else 0 
$$\,$$

$$C \leftarrow if (Result > 2^{16} - 1) or$$

(Result 
$$< -2^{16}$$
) then 1, else 0

## Description

The 16-bit word in GPR[Ra] is added to the sign-extended 5-bit value given in the instruction with carry in set according to the Carry flag from previous operation, and the result is placed into GPR[Rd].

## 4.7 NEG

# Negate Word

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 1  | 1  | 0  | 1  | 0  |    | Rd |   |   | Ra |   |   | Rb |   | X | X |

#### **Syntax**

NEG Rd, Ra

eg. NEG R5, R3

## Operation

$$Rd \leftarrow 0 - Ra$$

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow if (+Ra \text{ and } +Rb \text{ and } -Result) \text{ or }$ 

(-Ra and -Rb and +Result) then 1, else 0

 $C \leftarrow if (Result > 2^{16} - 1) or$ 

(Result  $< -2^{16}$ ) then 1, else 0

#### Description

The 16-bit word in GPR[Ra] is added to the 16-bit word in GPR[Rb] and the result is placed into GPR[Rd].

4.8 SUB Subtract Word

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 0  | 1  | 0  | 1  | 0  | -  | Rd |   |   | Ra |   |   | Rb |   | X | X |

#### **Syntax**

SUB Rd, Ra, Rb

eg. SUB R5, R3, R2

## Operation

$$\mathrm{Rd} \leftarrow \mathrm{Ra} - \mathrm{Rb}$$

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow if (+Ra \text{ and } +Rb \text{ and } -Result) \text{ or }$ 

(-Ra and -Rb and +Result) then 1, else 0  $\,$ 

 $C \leftarrow if (Result > 2^{16} - 1) or$ 

(Result  $< -2^{16}$ ) then 1, else 0

#### Description

The 16-bit word in GPR[Rb] is subtracted from the 16-bit word in GPR[Ra] and the result is placed into GPR[Rd].

#### 4.9 SUBI

## **Subtract Immediate**

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|---|
| 0  | 1  | 1  | 1  | 0  |    | Rd |   |   | Ra |   |   | i | mm | 5 |   |

## **Syntax**

SUBI Rd, Ra, #imm5

eg. SUBI R5, R3, #7

## Operation

$$Rd \leftarrow Ra - \#imm5$$

$$N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$$

$$Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$$

$$V \leftarrow if (+Ra \text{ and } +\#imm5 \text{ and } -Result) \text{ or }$$

(-Ra and -#imm5 and +Result) then 1, else 0 
$$\,$$

$$C \leftarrow if (Result > 2^{16} - 1) or$$

(Result 
$$< -2^{16}$$
) then 1, else 0

#### Description

The sign extended 5-bit value given in the instruction is subtracted from the 16-bit word in GPR[Ra] and the result is placed into GPR[Rd].

## 4.10 **SUBIB**

# Subtract Immediate Byte

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 0  | 1  | 0  | 1  | 1  |    | Rd |   |   |   |   | im | m8 |   |   |   |

#### **Syntax**

SUBIB Rd, #imm8

eg. SUBIB R5, #93

## Operation

$$Rd \leftarrow Rd - \#imm8$$

$$N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$$

$$Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$$

$$V \leftarrow if (+Rd \text{ and } +\#imm8 \text{ and -Result}) \text{ or }$$

$$(-Rd \text{ and } -\#imm8 \text{ and } +Result) \text{ then } 1, \text{ else } 0$$

$$C \leftarrow if (Result > 2^{16} - 1) or$$

(Result 
$$< -2^{16}$$
) then 1, else 0

# Description

The 8-bit immediate value given in the instruction is subtracted from the 16-bit word in GPR[Rd] and the result is placed into GPR[Rd].

## 4.11 SUC

# Subtract Word With Carry

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 0  | 1  | 1  | 0  | 0  |    | Rd |   |   | Ra |   |   | Rb |   | X | X |

#### **Syntax**

SUC Rd, Ra, Rb

eg. SUC R5, R3, R2

## Operation

$$Rd \leftarrow Ra - Rb - C$$

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow if \; (+Ra \; and \; + (Rb\text{-}CFlag) \; and \; \text{-}Result) \; or \;$ 

(-Ra and -(Rb-CFlag) and +Result) then 1, else 0

 $C \leftarrow if (Result > 2^{16} - 1) or$ 

(Result  $< -2^{16}$ ) then 1, else 0

## Description

The 16-bit word in GPR[Rb] is subtracted from the 16-bit word in GPR[Rb] with the subtracted carry in set according to the Carry flag from previous operation, and the result is placed into GPR[Rd].

## 4.12 SUCI

# Subtract Immediate With Carry

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|---|
| 0  | 1  | 1  | 0  | 1  | -  | Rd |   |   | Ra |   |   | i | nm | 5 |   |

## **Syntax**

SUCI Rd, Ra, #imm5

eg. SUCI R5, R4, #7

## Operation

 $Rd \leftarrow Ra - \#imm5 - C$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow if (+Ra \text{ and } +(\#imm5\text{-}CFlag) \text{ and -}Result) \text{ or}$ 

(-Ra and -(#imm5-CFlag) and +Result) then 1, else 0

 $C \leftarrow if (Result > 2^{16} - 1) or$ 

(Result  $< -2^{16}$ ) then 1, else 0

## Description

The 5-bit immediate value in instruction is subtracted from the 16-bit word in GPR[Ra] with the subtracted carry in set according to the Carry flag from previous operation, and the result is placed into GPR[Rd].

## 4.13 CMP

## Compare Word

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 0  | 0  | 1  | 1  | 1  | -  | Rd |   |   | Ra |   |   | Rb |   | X | X |

## **Syntax**

CMP Ra, Rb

eg. CMP R3, R2

## Operation

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow if (+Ra \text{ and } +Rb \text{ and } -Result) \text{ or }$ 

(-Ra and -Rb and +Result) then 1, else 0

 $C \leftarrow if (Result > 2^{16} - 1) or$ 

(Result  $< -2^{16}$ ) then 1, else 0

#### Description

The 16-bit word in GPR[Rb] is subtracted from the 16-bit word in GPR[Ra] and the status flags are updated without saving the result.

## 4.14 CMPI

# Compare Immediate

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|---|
| 0  | 1  | 1  | 1  | 1  |    | Rd |   |   | Ra |   |   | i | mm | 5 |   |

## **Syntax**

CMPI Ra, #imm5

eg. CMPI R3, #7

## Operation

$$Ra - \#imm5$$

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow if (+Ra \text{ and } +\#imm5 \text{ and } -Result) \text{ or }$ 

(-Ra and -#imm5 and +Result) then 1, else 0

 $C \leftarrow if (Result > 2^{16} - 1) or$ 

(Result  $< -2^{16}$ ) then 1, else 0

#### Description

The sign extended 5-bit value given in the instruction is subtracted from the 16-bit word in GPR[Ra] and the status flags are updated without saving the result.

# 4.15 AND

# Logical AND

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 1  | 0  | 0  | 0  | 0  |    | Rd |   |   | Ra |   |   | Rb |   | X | X |

#### **Syntax**

AND Rd, Ra, Rb

eg. AND R5, R3, R2

#### Operation

 $\mathrm{Rd} \leftarrow \mathrm{Ra} \; \mathrm{AND} \; \mathrm{Rb}$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The logical AND of the 16-bit words in GPR[Ra] and GPR[Rb] is performed and the result is placed into GPR[Rd].

4.16 OR Logical OR

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |  |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|--|
| 1  | 0  | 0  | 0  | 1  |    | Rd |   |   | Ra |   |   | Rb |   | X | X |  |

## Syntax

OR Rd, Ra, Rb

eg. OR R5, R3, R2

#### Operation

 $Rd \leftarrow Ra \ OR \ Rb$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The logical OR of the 16-bit words in GPR[Ra] and GPR[Rb] is performed and the result is placed into GPR[Rd].

4.17 XOR

Logical XOR

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 1  | 0  | 0  | 1  | 1  | -  | Rd |   |   | Ra |   |   | Rb |   | X | X |

#### **Syntax**

XOR Rd, Ra, Rb

eg. XOR R5, R3, R2

#### Operation

 $\mathrm{Rd} \leftarrow \mathrm{Ra} \; \mathrm{XOR} \; \mathrm{Rb}$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The logical XOR of the 16-bit words in GPR[Ra] and GPR[Rb] is performed and the result is placed into GPR[Rd].

4.18 NOT

Logical NOT

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 1  | 0  | 0  | 1  | 0  | -  | Rd |   |   | Ra |   |   | Rb |   | X | X |

## Syntax

NOT Rd, Ra

eg. NOT R5, R3

# Operation

 $\mathrm{Rd} \leftarrow \mathrm{NOT} \; \mathrm{Ra}$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The logical NOT of the 16-bit word in GPR[Ra] is performed and the result is placed into GPR[Rd].

#### 4.19 NAND

# Logical NAND

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
| 1  | 0  | 1  | 1  | 0  | -  | Rd |   |   | Ra |   |   | Rb |   | X | X |

#### **Syntax**

NAND Rd, Ra, Rb

eg. NAND R5, R3, R2

## Operation

 $Rd \leftarrow Ra~NAND~Rb$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The logical NAND of the 16-bit words in GPR[Ra] and GPR[Rb] is performed and the result is placed into GPR[Rd].

4.20 NOR

Logical NOR

#### **Format**

| 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2 | 1 | 0 |
|---|---|----|----|----|----|----|----|---|---|----|---|---|----|---|---|---|
|   | 1 | 0  | 1  | 1  | 1  | -  | Rd |   |   | Ra |   |   | Rb |   | X | X |

#### **Syntax**

NOR Rd, Ra, Rb

eg. NOR R5, R3, R2

#### Operation

 $\mathrm{Rd} \leftarrow \mathrm{Ra} \; \mathrm{NOR} \; \mathrm{Rb}$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The logical NOR of the 16-bit words in GPR[Ra] and GPR[Rb] is performed and the result is placed into GPR[Rd].

## 4.21 LSL

# Logical Shift Left

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|----|---|
| 1  | 1  | 1  | 1  | 1  |    | Rd |   |   | Ra |   | 0 |   | im | m4 |   |

## **Syntax**

LSL Rd, Ra, #imm4

eg. LSL R5, R3, #7

## Operation

 $Rd \leftarrow Ra << \#imm4$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The 16-bit word in GPR[Ra] is shifted left by the 4-bit amount specified in the instruction, shifting in zeros, and the result is placed into GPR[Rd].

## 4.22 LSR

# Logical Shift Right

#### **Format**

| 15 |   |   |   |   |   |    |  |    |   |    |    |  |
|----|---|---|---|---|---|----|--|----|---|----|----|--|
| 1  | 1 | 1 | 0 | 1 | - | Rd |  | Ra | 0 | im | m4 |  |

#### **Syntax**

LSR Rd, Ra, #imm4

eg. LSR R5, R3, #7

## Operation

 $Rd \leftarrow Ra >> \#imm4$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The 16-bit word in GPR[Ra] is shifted right by the 4-bit amount specified in the instruction, shifting in zeros, and the result is placed into GPR[Rd].

## 4.23 ASR

# Arithmetic Shift Right

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1  | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|----|---|
| 1  | 1  | 1  | 0  | 0  | -  | Rd |   |   | Ra |   | 0 |   | im | m4 |   |

#### **Syntax**

ASR Rd, Ra, #imm4

eg. ASR R5, R3, #7

## Operation

 $Rd \leftarrow Ra >>> \#imm4$ 

 $N \leftarrow \text{if Result} < 0 \text{ then } 1, \text{ else } 0$ 

 $Z \leftarrow \text{if Result} = 0 \text{ then } 1, \text{ else } 0$ 

 $V \leftarrow UNPREDICTABLE$ 

 $\mathbf{C} \leftarrow \mathbf{UNPREDICTABLE}$ 

## Description

The 16-bit word in GPR[Ra] is shifted right by the 4-bit amount specified in the instruction, shifting in the sign bit of Ra, and the result is placed into GPR[Rd].

4.24 LDW Load Word

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|---|
| 0  | 0  | 0  | 0  | 0  |    | Rd |   |   | Ra |   |   | i | mm | 5 |   |

## **Syntax**

LDW Rd, [Ra, #imm5]

eg. LDW R5, [R3, #7]

## Operation

 $Rd \leftarrow Mem[Ra + \#imm5]$ 

 $N \leftarrow N$ 

 $Z \leftarrow Z$ 

 $V \leftarrow V$ 

 $\mathbf{C} \leftarrow \mathbf{C}$ 

## Description

Data is loaded from memory at the resultant address from addition of GPR[Ra] and the 5-bit immediate value specified in the instruction, and the result is placed into GPR[Rd].

Addressing Mode: Base Plus Offset.

4.25 STW Store Word

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6  | 5 | 4 | 3 | 2  | 1 | 0 |
|----|----|----|----|----|----|----|---|---|----|---|---|---|----|---|---|
| 0  | 1  | 0  | 0  | 0  |    | Rd |   |   | Ra |   |   | i | mm | 5 |   |

## Syntax

STW Rd, [Ra, #imm5]

eg. STW R5, [R3, #7]

## Operation

 $\text{Mem } [\text{Ra} + \#\text{imm5}] \leftarrow \text{Rd}$ 

 $N \leftarrow N$ 

 $Z \leftarrow Z$ 

 $V \leftarrow V$ 

 $\mathbf{C} \leftarrow \mathbf{C}$ 

## Description

Data in GPR[Rd] is stored to memory at the resultant address from addition of GPR[Ra] and the 5-bit immediate value specified in the instruction.

Addressing Mode: Base Plus Offset.

## 4.26 LUI

# Load Upper Immediate

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 1  | 0  | 1  | 0  | 0  |    | Rd |   |   |   |   | im | m8 |   |   |   |

## Syntax

LUI Rd #imm8

eg. LUI R5, #93

## Operation

$$Rd \leftarrow \{\#imm8, 0\}$$

$$N \leftarrow N$$

$$\mathbf{Z} \leftarrow \mathbf{Z}$$

$$V \leftarrow V$$

$$\mathbf{C} \leftarrow \mathbf{C}$$

## Description

The 8-bit immediate value provided in the instruction is loaded into the top half in GPR[Rd], setting the bottom half to zero.

## 4.27 LLI

## Load Lower Immediate

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|----|---|---|---|---|----|----|---|---|---|
| 1  | 0  | 1  | 0  | 1  |    | Rd |   |   |   |   | im | m8 |   |   |   |

## Syntax

LLI Rd  $\#\mathrm{imm}8$ 

eg. LLI R5, #93

## Operation

 $Rd \leftarrow \{Rd[15:8], \#imm8\}$ 

 $N \leftarrow N$ 

 $\mathbf{Z} \leftarrow \mathbf{Z}$ 

 $V \leftarrow V$ 

 $\mathbf{C} \leftarrow \mathbf{C}$ 

## Description

The 8-bit immediate value provided in the instruction is loaded into the bottom half in GPR[Rd], leaving the top half unchanged.

4.28 BR

**Branch Always** 

**Format** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 0 | 0 |   |   |   | im | m8 |   |   |   |

## Syntax

BR LABEL

eg. BR .loop

# Operation

$$PC \leftarrow PC + \#imm8$$

$$N \leftarrow N$$

$$Z \leftarrow Z$$

$$V \leftarrow V$$

$$C \leftarrow C$$

## Description

Unconditionally branch to the resultant address from addition of PC and the 8-bit immediate value specified in the instruction. LABEL can be both a symbolic name or a numeric value, and is capable of jumping forwards or backwards.

## 4.29 BNE

# Branch If Not Equal

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1 | 0 |   |   |   | im | m8 |   |   |   |

#### **Syntax**

BNE LABEL

eg. BNE .loop

## Operation

$$PC \leftarrow PC + \#imm8 (z==0)$$
?

$$N \leftarrow N$$

$$Z \leftarrow Z$$

$$V \leftarrow V$$

$$C \leftarrow C$$

# Description

Conditionally branch to the resultant address from addition of PC and the 8-bit immediate value specified in the instruction if zero status flag (Z) equals zero. LABEL can be both a symbolic name or a numeric value, and is capable of jumping forwards or backwards.

4.30 BE

**Branch If Equal** 

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 1 | 1 |   |   |   | im | m8 |   |   |   |

## Syntax

BE LABEL

eg. BE .loop

## Operation

$$PC \leftarrow PC + \#imm8 (z==1)$$
?

$$N \leftarrow N$$

$$Z \leftarrow Z$$

$$V \leftarrow V$$

$$C \leftarrow C$$

## Description

Conditionally branch to the resultant address from addition of PC and the 8-bit immediate value specified in the instruction if zero status flag (Z) equals one. LABEL can be both a symbolic name or a numeric value, and is capable of jumping forwards or backwards.

#### 4.31 BLT

## Branch If Less Than

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0 | 0 |   |   |   | im | m8 |   |   |   |

#### **Syntax**

BLT LABEL

eg. BLT .loop

## Operation

$$PC \leftarrow PC + \#imm8 (n\&!v OR !n\&v)?$$

$$N \leftarrow N$$

$$Z \leftarrow Z$$

$$V \leftarrow V$$

$$C \leftarrow C$$

## Description

Conditionally branch to the resultant address from addition of PC and the 8-bit immediate value specified in the instruction if negative status flag and overflow status flag are not equivalent. LABEL can be both a symbolic name or a numeric value, and is capable of jumping forwards or backwards.

# 4.32 BGE Branch If Greater Than Or Equal

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 1  | 0 | 1 |   |   |   | im | m8 |   |   |   |

#### **Syntax**

BGE LABEL

eg. BGE .loop

## Operation

$$PC \leftarrow PC + \#imm8 (n\&v OR !n\&!v)?$$

$$N \leftarrow N$$

$$Z \leftarrow Z$$

$$V \leftarrow V$$

$$C \leftarrow C$$

## Description

Conditionally branch to the resultant address from addition of PC and the 8-bit immediate value specified in the instruction if negative status flag and overflow status flag are equivalent. LABEL can be both a symbolic name or a numeric value, and is capable of jumping forwards or backwards.

#### 4.33 BWL

## **Branch With Link**

#### **Format**

| 1 | .5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
|   | 1  | 1  | 1  | 1  | 0  | 0  | 1 | 1 |   |   |   | im | m8 |   |   |   |

#### **Syntax**

BWL LABEL

eg. BWL .loop

## Operation

$$LR \leftarrow PC + 1$$
;  $PC \leftarrow PC + \#imm8$ 

$$N \leftarrow N$$

$$Z \leftarrow Z$$

$$V \leftarrow V$$

$$C \leftarrow C$$

## Description

Save the current program counter (PC) value plus one to the link register. Then unconditionally branch to the resultant address from addition of PC and the 8-bit immediate value specified in the instruction. LABEL can be both a symbolic name or a numeric value, and is capable of jumping forwards or backwards.

4.34 RET Return

**Format** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 1 | 0 |   |   |   | im | m8 |   |   |   |

Syntax

RET eg. RET

Operation

 $\mathrm{PC} \leftarrow \mathrm{LR}$ 

 $\mathbf{N} \leftarrow \mathbf{N}$ 

 $\mathbf{Z} \leftarrow \mathbf{Z}$ 

 $V \leftarrow V$ 

 $\mathbf{C} \leftarrow \mathbf{C}$ 

## Description

Unconditionally branch to the address stored in the link register (LR).

Addressing Mode: Register-Indirect.

4.35 JMP Jump

**Format** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 0  | 0  | 0 | 1 |   |   |   | im | m8 |   |   |   |

Syntax

JMP Ra, #imm5

eg. JMP R3, #7

Operation

 $PC \leftarrow Ra + \#imm5$ 

 $N \leftarrow N$ 

 $Z \leftarrow Z$ 

 $V \leftarrow V$ 

 $\mathbf{C} \leftarrow \mathbf{C}$ 

Description

Unconditionally jump to the resultant address from the addition of GPR[Ra] and the 5-bit immediate value specified in the instruction.

Addressing Mode: Base Plus Offset.

4.36 PUSH

**Push From Stack** 

**Format** 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|----|---|---|---|---|---|---|
| 0  | 1  | 0  | 0  | 1  | L  | X | X |   | Ra |   | 0 | 0 | 0 | 0 | 1 |

### Syntax

PUSH Ra PUSH RL eg. PUSH R3 eg. PUSH RL

Operation

 $\text{Mem [R7]} \leftarrow \text{reg; R7} \leftarrow \text{R7 - 1}$ 

 $N \leftarrow N$ 

 $Z \leftarrow Z$ 

 $V \leftarrow V$ 

 $C \leftarrow C$ 

## Description

'reg' corresponds to either a GPR or the link register, the contents of which are stored to the stack using the address stored in the stack pointer (R7). Then Decrement the stack pointer by one.

 ${\bf Addressing\ Modes:\ Register-Indirect,\ Postdecrement.}$ 

### 4.37 POP

## Pop From Stack

#### **Format**

|   |   | 13 |   |   |   |   |   |    |   |   |   |   |   |
|---|---|----|---|---|---|---|---|----|---|---|---|---|---|
| 0 | 0 | 0  | 0 | 1 | L | X | X | Ra | 0 | 0 | 0 | 0 | 1 |

#### Syntax

POP Ra POP RL eg. POP R3 eg. POP RL

#### Operation

$$R7 \leftarrow R7 + 1$$
;  $Mem[R7] \leftarrow reg$ ;

$$N \leftarrow N$$

$$\mathbf{Z} \leftarrow \mathbf{Z}$$

$$\mathbf{V} \leftarrow \mathbf{V}$$

$$\mathbf{C} \leftarrow \mathbf{C}$$

## Description

Increment the stack pointer by one. Then 'reg' corresponds to either a GPR or the link register, the contents of which are retrieved from the stack using the address stored in the stack pointer (R7).

 ${\bf Addressing\ Modes:\ Register\text{-}Indirect,\ Preincrement.}$ 

#### 4.38 RETI

## **Return From Interrupt**

#### **Format**

|   |   |   | 12 |   |   |   |   |   |   |   |   |   |   |   |   |  |
|---|---|---|----|---|---|---|---|---|---|---|---|---|---|---|---|--|
| 1 | 1 | 0 | 0  | 1 | 0 | 0 | 0 | 1 | 1 | 1 | X | X | X | X | X |  |

#### Syntax

RETI

eg. RETI

#### Operation

 $PC \leftarrow Mem[R7]$ 

 $N \leftarrow N$ 

 $Z \leftarrow Z$ 

 $V \leftarrow V$ 

 $\mathbf{C} \leftarrow \mathbf{C}$ 

#### Description

Restore program counter to its value before interrupt occured, which is stored on the stack, pointed to be the stack pointer (R7). This must be the last instruction in an interrupt service routine.

Addressing Mode: Register-Indirect.

### 4.39 ENAI

## **Enable Interrupts**

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 1  | 0  | 0 | 1 | 1 | 1 | 1 | X | X | X | X | X |

## Syntax

**ENAI** 

eg. ENAI

### Operation

Set Interrupt Enable Flag

 $\mathbf{N} \leftarrow \mathbf{N}$ 

 $\mathbf{Z} \leftarrow \mathbf{Z}$ 

 $V \leftarrow V$ 

 $\mathbf{C} \leftarrow \mathbf{C}$ 

## Description

Turn on interrupts by setting interrupt enable flag to true (1).

### 4.40 **DISI**

## Disable Interrupts

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 1  | 0  | 1 | 0 | 1 | 1 | 1 | X | X | X | X | X |

## Syntax

DISI

eg. DISI

### Operation

Reset Interrupt Enable Flag

$$\mathbf{N} \leftarrow \mathbf{N}$$

$$\mathbf{Z} \leftarrow \mathbf{Z}$$

$$V \leftarrow V$$

$$\mathbf{C} \leftarrow \mathbf{C}$$

## Description

Turn off interrupts by setting interrupt enable flag to false (0).

#### 4.41 STF

## **Store Status Flags**

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 1  | 0  | 1 | 1 | 1 | 1 | 1 | X | X | X | X | X |

#### Syntax

STF

eg. STF

### Operation

Mem 
$$[R7] \leftarrow \{12\text{-bit } 0, Z, C, V, N\}; R7 \leftarrow R7 - 1;$$

$$N \leftarrow N$$

$$\mathbf{Z} \leftarrow \mathbf{Z}$$

$$V \leftarrow V$$

$$\mathbf{C} \leftarrow \mathbf{C}$$

### Description

Store contents of status flags to stack using address held in stack pointer (R7). Then decrement the stack pointer (R7) by one.

Addressing Modes: Register-Indirect, Postdecrement.

#### 4.42 LDF

## **Load Status Flags**

#### **Format**

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 1  | 0  | 0  | 1  | 1  | 0 | 0 | 1 | 1 | 1 | X | X | X | X | X |

#### Syntax

LDF

eg. LDF

#### Operation

$$R7 \leftarrow R7 + 1$$

 $N \leftarrow \text{Mem}[R7][0]$ 

 $Z \leftarrow \text{Mem}[R7][3]$ 

 $V \leftarrow \text{Mem}[R7][1]$ 

 $C \leftarrow \text{Mem}[R7][2]$ 

### Description

Increment the stack pointer (R7) by one. Then load content of status flags with lower 4 bits of value retrieved from stack using address held in stack pointer (R7).

Addressing Modes: Register-Indirect, Preincrement.

## 5 Programming Tips

Lorem Ipsum...

#### 6 Assembler

The current instruction set architecture includes an assembler for converting assembly language into hex. This chapter outlines the required formatting and available features of this assembler.

### 6.1 Instruction Formatting

Each instruction must be formatted using the following syntax, here "[...]" indicates an optional field:

```
[.LABELNAME] MNEMONIC, OPERANDS, ..., :[COMMENTS]
eg. .loop ADDI, R5, R3, #5 :Add 5 to R3
```

Comments may be added by preceding them with either: or;

Accepted general purpose register values are: R0, R1, R2, R3, R4, R5, R6, R7, SP. These can be upper or lower case and SP is equivalently evaluated to R7.

Branch instructions can take either a symbolic or numeric value. Where a numeric must be relative and between -32 and 31 for a JMP instruction, or between -128 and 127 for any other branch type. If the branch exceeds the accepted range, the assembler will flag an error message.

All label names must begin with a '.' while .ISR/.isr and .define are special cases used for the interrupt service routine and variable definitions respectively.

Instruction-less or comments only lines are allowed within the assembly file.

#### Special Case Label

The .ISR/.isr label is reserved for the interrupt service routine and may be located anywhere within the file but must finish with a 'RETI' instruction and be no longer than 126 lines of code. Branches may occur within the ISR, but are not allowed into this subroutine with the exception of a return from a separate subroutine.

#### 6.2 Assembler Directives

Symbolic label names are supported for branch-type instructions. Following the previous syntax definition for '.LABELNAME', they can be used instead of numeric branching provided they branch no further than the maximum distance allowed for the instruction used. Definitions are supported by the assembler. They are used to assign meaningful names to the GPRs to aid with programming. Definitions can occur at any point within the file and create a mapping from that point onwards. Different names can be assigned to the same register, but only one is valid at a time.

The accepted syntax for definitions is:

.define NAME REGISTER

## 6.3 Running The Assembler

The assembler reads a '.asm' file and outputs a '.hex' file in hexadecimal format. It is run by typing "./assemble filename" at the command line when in the directory of both the assembler executable and the program assembly file. "filename" does not have to include the .asm file extension. The outputted file is saved to the same directory as the input file.

HSL: I'm going to add an option parser to make the UI a bit easier. This section is likely to change a fair amount

Typing -h or -help instead of the file name will bring up the help menu with version information and basic formatting support.

## 6.4 Error Messages

| Code    | Description                                                                      |
|---------|----------------------------------------------------------------------------------|
| ERROR1  | Instruction mneumonic is not recognized                                          |
| ERROR2  | Register code within instruction is not recognized                               |
| ERROR3  | Branch condition code is not recognised                                          |
| ERROR4  | Attempting to branch to undefined location                                       |
| ERROR5  | Instruction mneumonic is not recognized                                          |
| ERROR6  | Attempting to shift by more than 16 or perform a negative shift                  |
| ERROR7  | Magnitude of immediate value for ADDI, ADCI, SUBI, SUCI, LDW or STW is too large |
| ERROR8  | Magnitude of immediate value for CMPI or JMP is too large                        |
| ERROR9  | Magnitude of immediate value for ADDIB, SUBIB, LUI or LLI is too large           |
| ERROR10 | Attempting to jump more than 127 forward or 128 backwards                        |
| ERROR11 | Duplicate symbolic link names                                                    |
| ERROR12 | Illegal branch to ISR                                                            |
| ERROR13 | Multiple ISRs in file                                                            |
| ERROR14 | Invalid formatting for .define directive                                         |

# 7 Programs

Every example program in this section uses R7 as a stack pointer which is initialised to the by the program to 0x07D0 using the LUI and LLI instructions. It is possible a stack is not required in which case no initialisation is needed and R7 can be used as a general purpose register.

### 7.1 Multiply

The code for the multiply program is held in appendix A.1 listing 2. Capable of performing multiplication of two unsigned eight bit numbers to produce a single sixteen bit output. The eight bit numbers are read from the sixteen input switches and then split in to lower and upper bytes which are then multiplied. The resulting sixteen bit word is placed upon the LEDs before reaching a terminating loop.

The subroutine operation is described as C in listing 1. Immediately the two operands are compared against 0xFF00. This checks the input parameters are only eight bits long otherwise zero is returned. In every loop the state of the lowest bit in the multiplier byte controls the accumulator. The multiplier is shifted right and the quotient is shifted left but no shifts occur in the last stage. Equation (1) formally describes the result of algorithm. A trade off between code size and execution time is made by loop unrolling the eight stages. This creates scope for optimisation in loop operations and doesn't require a loop counter or branch operations.

```
uint16_t multi(uint16_t mul, quo){
       uint16_t A,M,Q,i;
       if ((mul && 0xFF00) | | (quo && 0xFF00)) {
            return 0;
       A = 0; M = mul; Q = quo;
6
       for (i = 0; i < 8; i++)
            if (M \&\& 0x0001) {
                A = A + Q;
9
10
            Q = Q << 1;
11
           M = \dot{M} \gg 1;
12
13
       return A;
14
15
  }
```

Listing 1: Shift and Add Subroutine

$$A = M \times Q = \sum_{i=0}^{7} 2^{i} M_{i} Q \text{ where } M_{i} \in \{0, 1\}$$
 (1)

#### 7.2 Factorial

The code for the factorial program is held in appendix A.2 listing 3. At the heart

#### 7.3 Random

The code for the random program is held in appendix A.3 listing 4.

### 7.4 Interrupt

The code for the interrupt program is held in appendix A.4 listing 5.

### 8 Simulation

#### 8.1 Running the simulations

Describe sim.py

What it does, why it is needed

How to run for each of the behavioural, extracted and mixed

NEED TO CHANGE SIM.PY TO RUN USING IAINS STRUCTURE (/home/user/design/fcde...)

Clock cycles for each of the programs

Register window - need to do one. Description of also.

## A Code Listings

All code listed in this section is passed to the assembler *as is* and has been verified using the final design of the processor.

## A.1 Multiply

```
LUI SP, #7 ; Init SP

LLI SP, #208

LUI R0, #8 ; SWs ADDR

LLI R0, #0

LDW R0, [R0, #0] ; READ SWs

LUI R1, #0
```

```
LLI R1, #255
                              0x00FF in R1
7
           AND R1, R0, R1
                                Lower byte SWs in R1
8
           LSR R0, R0, #8
                                Upper byte SWs in R0
9
           SUB R2, R2, R2
                                Zero required
10
           PUSH R0
                                Op1
11
           PUSH R1
                                Op2
12
           PUSH R2
                                Place holder is zero
13
                                Run Subroutine
           BWL .multi
14
           POP R1
                                Result
15
           ADDIB SP,#2
                                Duummy pop
16
           LUI R4, #8
17
           LLI R4, #1
                                Address of LEDS
18
           STW R1, [R4,#0]
                                Result on LEDS
                              ;
19
  .end
           BR .end
                              ; Finish loop
20
  .multi
           PUSH R1
22
           PUSH R2
           PUSH R3
23
           PUSH R4
24
           PUSH R6
25
           LDW R2, [SP, \#6]
                              ; R2 - Multiplier
26
                              ; R3 - Quotient
           LDW R3, [SP, #7]
27
           SUB R4, R4, R4
                              ; R4 - Accumulator
28
                              ; If larger than 8 bits
           LUI R6,#255
29
           LLI R6,#0
30
           AND R1, R6, R2
31
           CMPI R1,#0
32
           BNE .sh8
                              ; Fail
33
           AND R1, R6, R3
34
           CMPI R1,#0
35
                              ; Fail
           BNE .sh8
36
           ADDI R6, R4, #1
                              ; R6 - Constant 1
37
           AND R1, R2, R6
                                Stage 1, R1 - cmp
38
           CMPI R1,#0
                                LSb ?
39
           BE .sh1
40
                              (LSb = 1)?
           ADD R4, R4, R3
41
           LSL R3, R3, #1
  .sh1
42
43
           LSR R2, R2, \#1
           AND R1, R2, R6
                              ; Stage 2
44
           CMPI R1,#0
45
           BE .sh2
46
           ADD R4, R4, R3
47
  .sh2
48
           LSL R3, R3, #1
49
           LSR R2,R2,\#1
           AND R1, R2, R6
                              ; Stage 3
50
           CMPI R1,#0
51
```

```
BE .sh3
52
            ADD R4, R4, R3
53
   .\mathrm{sh}3
            LSL R3, R3, #1
54
            LSR R2, R2, #1
55
            AND R1, R2, R6
                                  ; Stage 4
56
            CMPI R1,#0
57
            BE . sh4
58
59
            ADD R4, R4, R3
   .sh4
            LSL R3, R3, #1
60
            LSR R2, R2, #1
61
            AND R1, R2, R6
                                  ; Stage 5
62
            CMPI R1,#0
63
            BE .sh5
64
            ADD R4, R4, R3
65
   .\mathrm{sh}\,5
            LSL R3, R3, #1
66
67
            LSR R2, R2, #1
                                  ; Stage 6
            AND R1, R2, R6
68
            CMPI R1,#0
69
            BE .sh6
70
            ADD R4, R4, R3
71
            LSL R3, R3, #1
   .\mathrm{sh}\,6
72
            LSR R2, R2, #1
73
            AND R1, R2, R6
                                  ; Stage 7
74
            CMPI R1,#0
75
            BE .sh7
76
            ADD R4, R4, R3
77
            LSL R3, R3, #1
78
   .sh7
            LSR R2, R2, #1
79
                                  ; Stage 8
            AND R1, R2, R6
80
            CMPI R1,#0
81
            BE .sh8
82
            ADD R4, R4, R3
83
   .sh8
            STW R4, [SP, #5]
                                  ; Res on stack frame
84
            POP R6
85
            POP R4
86
            POP R3
87
            POP R2
88
            POP R1
89
            \operatorname{RET}
90
```

Listing 2: multiply.asm

### A.2 Factorial

```
LUI R7, #7
           LLI R7, #208
2
           LUI R0, #8
                              ; Address in R0
3
           LLI R0, #0
           LDW R0, [R0, #0]
                             ; Read switches into R0
           LUI R1,#0
                             ; Calculate only 8 or less
           LLI R1,#8
           CMP R1, R0
8
           BE .do
9
           SUBIB R1,#1
10
           AND R0, R0, R1
11
  .do
           PUSH R0
                             ; Pass para
12
           BWL .fact
                             ; Run Subroutine
13
           POP R0
                              ; Para overwritten with result
14
           LUI R4, #8
15
           LLI R4, #1
                             ; Address of LEDS
16
           STW R0, [R4,#0]
                             ; Result on LEDS
17
  .end
           BR .end
                                finish loop
18
           PUSH R0
  .\,f\,a\,c\,t
19
           PUSH R1
20
           PUSH LR
^{21}
           LDW R1, [SP, #3]
                             ; Get para
22
           ADDIB R1,#0
23
                             ; 0! = 1
           BE .retOne
^{24}
           SUBI R0, R1, #1
25
           PUSH R0
                              ; Pass para
26
           BWL .fact
                                The output from fact to multi remains
27
      on the stack
           PUSH R1
                              ; Pass para
28
           SUBIB SP,\#1
                              ; Placeholder
29
           BWL .multi
30
           POP R1
                             ; Get res
31
           ADDIB SP, #2
                             ; POP x 2
32
           STW R1, [SP, #3]
33
           POP LR
34
           POP R1
35
           POP R0
36
           RET
37
  .retOne ADDIB R1,#1
                             ; Trade off code size to avoid jump
38
      checking
           STW R1, [SP, #3]
39
           POP LR
40
           POP R1
41
           POP R0
42
           RET
43
```

```
.multi
           PUSH R1
44
           PUSH\ R2
45
           PUSH R3
46
           PUSH R4
47
           PUSH R6
48
           LDW R2, [SP, #6]
                               ; R2 - Multiplier
49
           LDW R3, [SP, #7]
                               ; R3 - Quotient
50
           SUB R4, R4, R4
                               ; R4 - Accumulator
51
           LUI R6,\#255
                               ; If larger than 8 bits
52
            LLI R6,#0
53
           AND R1, R6, R2
54
           CMPI R1,#0
55
           BNE .sh8
                               ; Fail
56
           AND R1, R6, R3
57
           CMPI R1,#0
58
           BNE .sh8
                                 Fail
59
           ADDI R6, R4, #1
                                 R6 - Constant 1
60
           AND R1, R2, R6
                                 Stage 1, R1 - cmp
61
                               ; LSb ?
           CMPI R1,\#0
62
           BE .sh1
63
           ADD R4, R4, R3
                               ; (LSb = 1)?
64
  .sh1
           LSL R3, R3, #1
65
           LSR R2, R2, #1
66
           AND R1, R2, R6
                               ; Stage 2
67
68
           CMPI R1,\#0
           BE .sh2
69
70
           ADD R4, R4, R3
  . sh2
           LSL R3, R3, #1
71
           LSR R2, R2, #1
72
           AND R1, R2, R6
                               ; Stage 3
73
           CMPI R1,#0
74
           BE .sh3
75
           ADD R4, R4, R3
76
  .sh3
           LSL R3, R3, #1
77
           LSR R2, R2, #1
78
           AND R1, R2, R6
                               ; Stage 4
79
80
           CMPI R1,\#0
           BE . sh4
81
           ADD R4, R4, R3
82
           LSL R3, R3, #1
  .sh4
83
           LSR R2, R2, #1
84
           AND R1, R2, R6
                               ; Stage 5
85
           CMPI R1,#0
86
           BE .sh5
87
           ADD R4, R4, R3
88
```

```
.sh5
             LSL R3, R3, #1
89
             LSR R2, R2, #1
             AND R1, R2, R6
                                 ; Stage 6
91
             CMPI R1,#0
92
             BE .sh6
93
             ADD R4, R4, R3
94
   .\mathrm{sh}\,6
             LSL R3, R3, #1
95
             LSR R2, R2, #1
96
             AND R1, R2, R6
                                 ; Stage 7
97
             CMPI R1,#0
98
             BE .sh7
99
             ADD R4, R4, R3
100
             LSL R3, R3, #1
   .sh7
101
             LSR R2, R2, #1
102
             AND R1, R2, R6
                                 ; Stage 8
103
             CMPI R1,#0
104
             BE .sh8
105
             ADD R4, R4, R3
106
   .sh8
             STW R4, [SP, #5]
                                 ; Res on stack frame
107
             POP R6
108
             POP R4
109
             POP R3
110
             POP R2
111
             POP R1
112
             RET
113
```

Listing 3: factorial.asm

#### A.3 Random

```
LUI R7, #7
           LLI R7, #208
          LUI R0, #8
                             ; Address in R0
3
           LLI R0, #0
          LDW R0, [R0, #0]
                            ; Read switches into R0
          LUI R1, #8
          LLI R1, #1
                             ; Address of LEDS
          PUSH R0
          BWL .rand
  .loop
                              1
                            ; 2
          BWL .rand
10
          BWL .rand
                              3
11
          BWL .rand
12
                              4
          BWL .rand
                            ; 5
13
          BWL .rand
                            ; 6
14
```

```
BWL .rand
15
           BWL .rand
                                 8
16
           BWL .rand
                                9
17
           BWL .rand
                               ; 10
18
           BWL .rand
                                11
19
           BWL .rand
                                 12
20
           BWL .rand
                                 13
21
           BWL .rand
                                 14
22
           BWL .rand
                                 15
23
           BWL .rand
                                 16
24
           LDW R0, [SP, #0]
                                No POP as re-run
25
           STW R0, [R1,#0]
                              ; Result on LEDS
26
           BR .loop
27
  .rand
           LDW R2, [SP, \#0]
                               ; Linear feedback shift register sim
28
           LUI R3,#0
                                Three
29
           LLI R3,#3
30
           AND R4, R3, R2
                                 Bottom two bits of input
31
           LSR R5, R2,#1
32
                                 Three
           CMP R4, R3
33
           BE .done
34
           SUB R3, R3, R3
35
           CMP R4, R3
                               ; Zero
36
           BE .done
37
           LUI R3,#128
38
           LLI R3,#0
39
           OR R5, R5, R3
40
41
  .done
           STW R5, [SP, \#0]
           RET
42
```

Listing 4: random.asm

## A.4 Interrupt

```
DISI
                              ; Reset is off anyway
           LUI R7, \#7
2
           LLI R7, #208
3
           LUI R0, #1
                              ; R0 is read ptr
                                                     0x0100
           ADDI R1, R0, \#2
                                0 \times 0102
5
           STW R1, [R0, \#0]
                             ; Read ptr set to
                                                     0 \times 0102
6
           STW R1, [R0,#1]
                              ; Write ptr set to
7
           LUI R0,\#160
                                Address of Serial control reg
9
           LLI R1,#01
                                Data to enable ints
           STW R1, [R0,#1]
                                Store 0x001 @ 0xA001
10
           LLI R3,#18
                               main line -1 in .main
11
```

```
12
           ENAI
           BR .main
13
  .isr
           DISI
14
           STF
                             ; Keep flags
15
           PUSH R0
                             ; Save only this for now
16
           LUI R0,#160
17
           LLI R0,#0
18
           LDW R0, [R0, #0]
                             ; R1 contains read serial data
19
           ENAI
20
           PUSH R1
21
           PUSH R2
22
           PUSH R3
23
           PUSH R4
24
           LUI R1,#1
25
           LLI R1,#0
26
           LDW R2, [R1, \#0]
                            ; R2 contains read ptr
27
           ADDI R3, R1, #1
28
           LDW R4, [R3, #0]
                             ; R4 contain the write ptr
29
           SUBIB R2,#1
                             ; Get out if W == R - 1
30
           CMP R4, R2
31
           BE .isrOut
32
           ADDIB R2,#1
33
           LUI R1,#1
34
           LLI R1,#2
35
           CMP R2, R1
36
           BNE .write
37
           ADDIB R1,#3
38
           CMP R4, R1
39
           BE .isrOut
40
  .write
                             ; Write to buffer
          STW R0, [R4,#0]
41
           ADDIB R4,#1
42
           LUI R1,#1
43
           LLI R1,#6
44
           CMP R1, R4
45
           BNE .wrapW
46
           SUBIB R4,#4
47
48
  .wrapW STW R4, [R3, \#0]; Inc write ptr
  .isrOut POP R4
           POP R3
50
           POP R2
51
           POP R1
52
           POP R0
53
           LDF
54
           RETI
55
                             ; Read ptr address in R0
56 main
           LUI R0, #1
```

```
LLI R0, #0
57
           LDW R2, [R0, #0]
                              ; Read ptr in R2
58
           LDW R3, [R0, #1]
                                Write ptr in R3
59
           CMP R2, R3
60
           BE .main
                              ; Jump back if the same
61
           LDW R3, [R2,#0]
                              ; Load data out of buffer
62
                              ; Inc read ptr
           ADDIB R2,\#1
63
           SUB R0, R0, R0
64
           LUI R0,#1
65
            LLI R0,#6
66
           SUB R0, R0, R2
67
           BNE .wrapR
68
           SUBIB R2,#4
69
   .wrapR
           LUI R0, #1
                              ; Read ptr address in R0
70
           LLI R0, #0
71
           STW R2, [R0, #0]
72
                              ; Store new read pointer
           SUB R4, R4, R4
73
           LLI R4,#15
74
           AND R3, R4, R3
75
           CMPI R3,#8
76
           BE .do
77
            LLI R4,#7
78
           AND R3, R3, R4
79
           PUSH R3
   .do
80
           BWL .fact
81
           POP R3
82
           LUI R4,#8
83
           LLI R4,#1
                              ; Address of LEDs
84
           STW R3, [R4,#0]
                              ; Put factorial on LEDs
85
           BR .main
                              ; look again
86
   .fact
           PUSH R0
87
           PUSH R1
88
           PUSH LR
89
           LDW R1, [SP, #3]
                              ; Get para
90
           ADDIB R1,\#0
91
           BE .retOne
                              ; 0! = 1
92
93
           SUBI R0, R1, #1
           PUSH R0
                              ; Pass para
94
           BWL .fact
                                The output from fact to multi remains
95
      on the stack
           PUSH R1
                              ; Pass para
96
           BWL .multi
97
                              ; Get res
           POP R1
98
           ADDIB SP,#1
                              ; POP
99
           STW R1, [SP, #3]
100
```

```
POP LR
101
            POP R1
102
            POP R0
103
            RET
104
   .retOne ADDIB R1,#1
                                ; Trade off code size to avoid jump
105
       checking
            STW R1, [SP,#3]
106
            POP LR
107
            POP R1
108
            POP R0
109
            RET
110
   .multi
                                ; R2 is M
            PUSH R2
111
            PUSH R3
                                  R3 is Q
112
            PUSH R4
                                  R4 Is ACC
113
            PUSH R6
                                ; R6 is 1
114
            PUSH R1
                                ; R1 is temp
115
            LDW R2, [SP, #5]
116
            LDW R3, [SP, #6]
117
            SUB R4, R4, R4
            LUI R6,#0
119
             LLI R6,#1
                                 ; load 1 into R6 for compare
120
            AND R1, R2, R6
                                ; Loop unroll for maximum fastness
121
            CMPI R1,#0
122
            BE .sh1
123
            ADD R4, R4, R3
   . sh1
            LSL R3, R3, #1
125
            LSR R2, R2, #1
126
            AND R1, R2, R6
127
            CMPI R1,#0
128
            BE . sh2
129
            ADD R4, R4, R3
130
   . sh2
            LSL R3, R3, #1
131
            LSR R2, R2, #1
132
            AND R1, R2, R6
133
            CMPI R1,#0
134
            BE . sh3
135
136
            ADD R4, R4, R3
   .\mathrm{sh}3
            LSL R3, R3, #1
137
            LSR R2, R2, #1
138
            AND R1, R2, R6
139
            CMPI R1,#0
140
141
            BE .sh4
            ADD R4, R4, R3
142
            LSL R3, R3, #1
143
   . sh4
            LSR R2, R2, #1
144
```

```
AND R1, R2, R6
145
              CMPI R1,#0
146
              {\rm BE}\ .\,{\rm sh}\,5
147
              ADD R4, R4, R3
148
    .sh5
              LSL R3, R3, #1
149
              LSR R2, R2, \#1
150
              AND R1, R2, R6
151
              CMPI R1,\#0
152
              BE\ .\,s\,h\,6
153
              ADD R4, R4, R3
154
   .\,s\,h\,6
              LSL R3, R3, #1
155
              LSR R2, R2, #1
156
              AND R1, R2, R6
157
              CMPI R1,#0
158
              BE .sh7
159
160
              ADD R4, R4, R3
    .sh7
              LSL R3, R3, #1
161
              LSR R2, R2, \#1
162
              AND R1, R2, R6
163
              CMPI R1,#0
164
              BE .sh8
165
              ADD R4, R4, R3
166
    .sh8
              LSL R3, R3, #1
167
              LSR R2, R2, #1
168
169
              AND R1, R2, R6
              CMPI R1,#0
170
171
              BE .sh9
              ADD R4, R4, R3
172
    .sh9
              LSL R3, R3, #1
173
              LSR R2, R2, \#1
174
              AND R1, R2, R6
175
              CMPI R1,#0
176
              BE .sh10
177
              ADD R4, R4, R3
178
    . sh10
              LSL R3, R3, #1
179
              LSR R2, R2, #1
180
181
              AND R1, R2, R6
              CMPI R1,#0
182
              BE .sh11
183
              ADD R4, R4, R3
184
    .\mathrm{sh}11
              LSL R3, R3, #1
185
186
              LSR R2, R2, #1
              AND R1, R2, R6
187
              CMPI R1,#0
188
              BE\ .sh12
189
```

```
ADD R4, R4, R3
190
    .\,\mathrm{sh}\,1\,2
              LSL R3, R3, #1
191
              LSR R2,R2,\#1
192
              AND R1, R2, R6
193
              CMPI R1,#0
194
              BE .sh13
195
              ADD R4, R4, R3
196
              LSL R3, R3, #1
    . sh13
197
              LSR~R2\,,R2,\#1
198
              AND R1, R2, R6
199
              CMPI R1,#0
200
              BE . sh14
201
              ADD R4, R4, R3
202
    .\mathrm{sh}14
              LSL R3, R3, #1
203
              LSR R2,R2,\#1
204
205
              AND R1, R2, R6
              CMPI R1,#0
206
              BE \ .sh15
207
              ADD R4, R4, R3
208
    .\mathrm{sh}15
              LSL R3, R3, #1
209
              LSR R2, R2, #1
210
              AND R1, R2, R6
211
              CMPI R1,#0
212
              BE\ .sh16
213
              ADD R4, R4, R3
    . sh16
              LSL R3, R3, #1
215
              LSR R2,R2,\#1
216
              STW R4, [SP, #5]
217
              POP R1
218
              POP R6
219
              POP R4
220
              POP R3
221
              POP R2
222
              RET
223
```

Listing 5: interrupt.asm