# **Term Project 2 Report**

20210225 Rojin Park

# 1. Introduction

I implemented Cortex M0 CPU with 5 stage pipeline including forwarding logic, a simple branch predictor. I passed all tests in the give ALU\_TEST testbench, and also passed all tests in my personal testbench.

# 2. Design



Fig1. CPU Diagram

The upper diagram is the entire design of my CPU. It is composed of several modules – ALU, LDALU, STALU, Branch\_Predictor, ImmGen, AddrGen, CTRL, and Forwarding. Data flows are colored by black, while control flows are colored by blue. Moreover, red signals are generated by Forwarding logic. Please note that STALU is omitted in the diagram since the space is limited.

Blue rectangles upon each black rectangle between each stage indicate the pipeline registers, control signal transmitting registers to be specific.

The pipeline is updated at negative edge of clock. Most data hazards are eliminated by forwarding logic, but control flow hazards represented by BX, BLX, branch mispredictions still exist. However, all hazards are resolved in one cycle. For multiple data transfer instructions – PUSH, POP, STM,

LDM – the CPU wait for 3 cycles to empty EX, MEM, WB pipelines, then sequentially moves data from the register file to the memory, and vice versa. For hazards and multiple data transfer instructions, pipeline stalls are required. This is controlled by specific control signals.

## 2-1. ALU

This module performs the general arithmetic and logic operations at EX stage. Additionally, it also updates APSR as well. The elucidation of roles of ALU is shown below.

| 0  | LSL imm | 11 | MOV imm     | 22 | SXTB    |
|----|---------|----|-------------|----|---------|
| 1  | LSR imm | 12 | MOV reg     | 23 | UXTH    |
| 2  | ASR imm | 13 | AND         | 24 | UXTB    |
| 3  | LSL reg | 14 | OR          | 25 | REV     |
| 4  | LSR reg | 15 | NOT         | 26 | REV16   |
| 5  | ASR reg | 16 | XOR         | 27 | REVSH   |
| 6  | ADD     | 17 | BIC         | 28 | BLX     |
| 7  | SUB     | 18 | ROR         | 29 | BL      |
| 8  | ADC     | 19 | MUL         | 30 | RSB     |
| 9  | SBC     | 20 | Reglist cnt | 31 | default |
| 10 | ADR/LDR | 21 | SXTH        |    |         |

## 2-2. LDALU, STALU

Since the memory is byte addressable, sophisticated generation of DOUT and modification of DI are strongly required. Therefore, I implemented two additional ALUs to address this. LDALU modifies the DI value and STALU generates DOUT value to be suitable for DSIZE and DADDR[1:0].

#### 2-3. Branch Predictor

There are 5 kinds of control flow instructions – BX, BLX, B(conditional), B(unconditional), BL. BX, BLX are unpredictable in IF stage since they requires the regfile read, so the branch predictor generates the prediction only for BL, B(conditional), B(unconditional). For B(conditional), the prediction algorithm is always taken. The prediction is completely accurate for BL and B(unconditional), but B(conditional) might have an error. This is resolved by AddrGen, which generates accurate branch address.

## 2-4. ImmGen

This module generates the immediate value by properly extracting portions from the instruction. The generating method is determined by ImmSel control signal, just like ALUSel of ALU. Note that for certain instructions like load and store, some multiplications with 2 or 4 of immediate value are needed. This is properly considered in ImmGen module.

#### 2-5. AddrGen

This module generates the accurate branch address by looking aside the APSR value generated by ALU in EX stage. This module facilitates the branch taken determinations.

## 2-6. Forwarding

My implementation supports full forwarding of data. Please note that the pipeline is updated at negative clock edge, which is different from memory and register file, thereby eliminating data hazards regarded to load instructions. Consequently, the pipeline does not stall except for control hazards, including BX, BLX, branch misprediction, and little data hazards.

Although the design includes full forwarding, some data hazards still exist since BX and BLX also need forwarding. If the required values of BX and BLX are generated by immediately preceding instructions at MEM stage, 1 cycle stall is required. There are no other data hazards except for this case.

## 2-7. CTRL

This module is the most important logic in my implementation. It controls every behaviors of the entire CPU. Deviding into several sector, firstly, it determines Rt, Rm, Rn, Rd fields of the instructions to put into the pipeline. Secondly, it judges whether the pipeline stalls are needed, then execute them by manipulating some signals such as PC\_LOAD\_CTRL, IF\_ID\_LOAD\_CTRL, ID\_EX\_FLUSH\_CTRL, IF\_ID\_FLUSH\_CTRL. Thirdly, it determines numerous control signals to be put into the pipeline from the instruction. Lastly, for multiple data transfer instructions, the module supports certain modes – REGMODE, DMODE – to update the register file and the memory not caring pipelining. For instance, when STM instruction is detected at ID stage, the control module stops IF, ID pipeline and empty other pipelines by waiting 3 cycles while fetching register values. After that, the module directly transfer those data into the data memory by turning on DMODE, consuming multiple cycles. Finally, it turns of DMODE and turns on REGMODE to update proper register in the file, then turns off REGMODE to return to original pipelining.

# 2-8. IF stage

The instruction memory is pointed by the program counter, which is connected to IADDR. INSTR is divided into two halfwords, and IADDR[1] determines the proper choice between these two halfwords. However, since PC is updated in negative edge clock, which is different from instruction memory, some error occurs. Therefore, an indicator register updated at every positive edge clock gets IADDR value and be used to determine which halfword is the correct instruction at every cycle.

## 3. Test

As metioned earlier, the implementation passed all tests in ALU\_TEST.v as well as my own testbench. I implemented a new testbench to specifically evaluate the design. The codes are shown below.

```
| Test |
```

```
if (RESET_N) begin
cycle <= cycle + 1;
// Sdisplay("Md, Md', OUTPUT_PORT, NUM_INST);
for (i=s; ic'NUM_TEST; i=i+1) begin
    if (OUTPUT_PORT == TestAns[i]) begin
    if (OUTPUT_PORT == TestAns[i]) begin
    TestPassed[i] <= 1'bi;
    sdisplay("Test #Xbd has been passed", i+1);
    if (i == NUM_TEST-1) begin
    sdisplay("All tests completed. Success");
    sfinish();
    end
    end
    else begin
    TestPassed[i] <= 1'bo;
    sdisplay("aut #Xbd has been failed NUM_INST : Xbd", i+1, NUM_INST);
    sdisplay("output_port = 0xXbx (Ans : 0xXbx)", OUTPUT_PORT, TestAns[i]);
    end
    e
```

Fig2-2. Testbench part2

Fig2-1. Testbench part1

The upper photos are parts of my own testbench. I got ideas from the testbench of labs in EE312 course. I implemented two additional outputs at CortexM0 model; one is indicating the number of instructions went through the entire pipeline and the another is writing back data or storing data into the data memory.

Then, with the given instruction set simulator, I figured out the writing back value of instructions spaced by long distances, setting them as answers. Consequently, I could build a testbench which compares the answer and my implementation's output port, to eventually determine failure and success, at certain cycles which are spaced by long distances.

Moreover, I used string sorting program as an test program. Since sorting algorithms contains lots of branches, it enables me to evaluate the validity of the implementation in various environments. Behaviors about PUSH, POP, STM, LDM, BX, BLX, B, BL, and other load/store instructions can be strictly evaluated from this testbench as well as the sort program. Moreover, very specific instructions which are rarely used; for instance, UXTH, REV, XOR, can be evaluated through the test program in Fig 3-2. This program is the same with that I used in term project 1.

Fig3-1. Test program1 - sort program

Fig3-2. Test program2 - assembly program

I passed all tests in my own testbench shown at Fig2 using Fig3-1, which are total 30. Also, I used the test program2 multiple times changing the code properly, finally verified that all tests are passed. Since I was able to figure out errors in the program easily through these test methods, it is reasonable to conclude that my test method is quite effective.

Additionally, I used gtkwave and iverilog for detailed simulations.

## 3. Notations

I think that memory model contains an error. Temp register is not initialized after the write(store) operations, so it modifies the memory data after store operations are finished. Therefore, I modified the memory file a little. The modification is shown below.

Fig4. Modified memory part

I think it is legitimate. If there is no such red line code, the program has to read the memory before every write halfword or byte operation. This is not only inefficient but also absolutely not reasonable. Since I assumed this line is included in the memory file, if my guess is incorrect, there may be some malfunctions in my program.

## 4. Conclusion

In this project, I was able to learn how to implement and verify the pipelined CPU. I have several disappointment for my assignments. I wanted to implement more advanced branch prediction algorithms such as selective branch and out of order execution with Tomasulo algorithm. However, I do not have additional time to put for this project, so I finish here.

I think my program is quite seamless since I tested the program with several methods for multiple times, so in this aspect, I am satisfied with my assignment.

The project was arduous. I spent almost 50-60 hours, 1.5week. I hope there are no more projects left. I need to study other courses as well.

Thanks for great project. I learned a lot.