

Microcontrollers



Never stop thinking.

Edition v2.4, 24 Jan 2006
Published by Infineon Technologies India pvt. Ltd., ITPL,
Bangalore, INDIA

© Infineon Technologies AP 2006. All Rights Reserved.

### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# Ethernet HAL API User Guide

Microcontrollers



| Ethernet                |             |      |
|-------------------------|-------------|------|
| <b>Revision History</b> | 24 Jan 2006 | v2.4 |

### Table 1

| Page                   | Subjects (major changes since last revision)                                                                                                                            |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALL                    | First Draft                                                                                                                                                             |
| ALL                    | Updated for eLinux (Section 4), Application Note on Interrupt Service Routine (Section 6) added and version number changed to 2.0 for the Implementation Release SW_M7. |
| Section 3              | Version 2.2.0 Removed the DMUR _ALIGN configuration parameter.                                                                                                          |
| Previous version 2.2.0 | Added Limitation chapter 11 and change in ETH_MAC_TX_CONF and ETH_MAC_RX_CONF structure.                                                                                |
| Version 2.4            | Details regarding data cache fix is added, and details with respect to eLinux is removed.                                                                               |

### Author:

Jayashree Badarinath

# **We Listen to Your Comments**

Is there any information in this document that you feel is wrong, unclear or missing? Your feedback will help us to continuously improve the quality of our documentation. Please send your feedback (including a reference to this document) to:

jayashree.badarinath@infineon.com



| 1    | Ethernet HAL Introduction                  | 1 |
|------|--------------------------------------------|---|
| 2    | Ethernet HAL Application Program Interface | 2 |
| 2.1  | ETH API V MAJ macro                        |   |
| 2.2  | ETH API V MIN macro                        |   |
| 2.3  | ETH_CAM_TBL_LEN macro                      |   |
| 2.4  | ETH_MACADDR_CONV_FACTOR                    |   |
| 2.5  | ETH_DEVICE typedef                         |   |
| 2.6  | ETH CTRL CODE                              |   |
| 2.7  | ETH MAC CONF Structure                     |   |
| 2.8  | ETH MAC TX CONF Structure                  |   |
| 2.9  | ETH_MAC_RX_CONF Structure                  |   |
| 2.10 | ETH PHY CONF Structure 1                   |   |
| 2.11 | ETH PHY CTRL Structure 1                   |   |
| 2.12 | ETH_CAM_DATA Structure 1                   |   |
| 2.13 | ETH_CAM_COMMAND                            |   |
| 2.14 | ETH CAM CONF Structure                     |   |
| 2.15 | ETH CAM UDATACONF Union                    | 7 |
| 2.16 | ETH_CAM_CTRL Structure                     |   |
| 2.17 | ETH CAM PROG Structure                     |   |
| 2.18 | ETH_RB_CONF Structure                      | 0 |
| 2.19 | ETH TB CONF Structure 2                    | 1 |
| 2.20 | ETH_RXDESC Structure                       | 1 |
| 2.21 | ETH_DMUR_CONF Structure                    | 4 |
| 2.22 | ETH_DMUT_CONF Structure 2                  | 5 |
| 2.23 | ETH_TXDESC Structure 2                     | 6 |
| 2.24 | ETH_COM_PARAMS Structure 2                 | 8 |
| 2.25 | ETH_RETURN_NUM Structure                   | 0 |
| 2.26 | ETH_TRANSFER Structure                     | 1 |
| 2.27 | ETH_STAT Structure                         | 2 |
| 2.28 | ETH_STAT_INF Structure 3                   | 5 |
| 2.29 | ETH_gpio_alloc                             |   |
| 2.30 | ETH_gpio_free                              | 6 |
| 3    | Ethernet API Functions                     | 8 |
| 3.1  | ETH initialise dev                         | 8 |
| 3.2  | ETH_initialise_mac 3                       | 9 |
| 3.3  | ETH_initialise_phy                         |   |
| 3.4  | ETH_check_link                             |   |
| 3.5  | ETH_read_phy                               | 3 |
| 3.6  | ETH_camctrl_caseAodd 4                     |   |
| 3.7  | ETH_camctrl_caseAeven 4                    |   |
| 3.8  | ETH_camctrl_caseB 4                        | 6 |
| 3.9  | FTH initialise rb 4                        |   |



| 3.10                | ETH_initialise_tb                            |    |
|---------------------|----------------------------------------------|----|
| 3.11                | ETH_initialise_dmur                          | 49 |
| 3.12                | ETH_initialise_dmut                          | 50 |
| 3.13                | ETH_terminate_dev                            | 51 |
| 3.14                | ETH_terminate_mac                            | 52 |
| 3.15                | ETH_terminate_rb                             |    |
| 3.16                | ETH_terminate_tb                             | 53 |
| 3.17                | ETH_terminate_dmur                           |    |
| 3.18                | ETH_terminate_dmut                           |    |
| 3.19                | ETH_abort                                    |    |
| 3.20                | ETH_status_dev                               |    |
| 3.21                | ETH_control_dev                              |    |
| 3.22                | ETH_ctrl_cam                                 |    |
| 3.23                | ETH_ctrl_mac_tx                              |    |
| 3.24                | ETH_ctrl_mac_rx                              |    |
| 3.25                | ETH_ctrl_mac_phy                             |    |
| 3.26                | ETH_ctrl_tb                                  |    |
| 3.27                | ETH_ctrl_dmur                                |    |
| 3.28                | ETH_ctrl_dmut                                |    |
| 3.29                | ETH_read                                     |    |
| 3.30                | ETH_reg_tx_cb                                |    |
| 3.31                | ETH_write                                    | 69 |
| 4                   | Configure/Optimize the Ethernet HAL          | 71 |
| <del>-</del><br>4.1 | Configuring the Ethernet HAL                 |    |
| 4.2                 | Ethernet Driver HAL configuration parameters |    |
| 4.2.1               | ETH CFG DEV CHK macro                        |    |
| 4.2.2               | ETH CFG INIT CHK macro                       |    |
| 4.2.3               | ETH CFG STAT LOG macro                       |    |
| 4.2.4               | ETH CFG USE CAM macro                        |    |
| 4.3                 | API Function Exclusion                       |    |
| 4.3.1               | ETH CFG FUNC TERMINATE macro                 |    |
| 4.3.2               | ETH_CFG_FUNC_ABORT macro                     |    |
| 4.3.3               | ETH_CFG_FUNC_STATUS macro                    |    |
| 4.3.4               | ETH_CFG_FUNC_CONTROL macro                   |    |
| 4.3.5               | ETH_CFG_FUNC_READ macro                      |    |
| 4.3.6               | ETH CFG FUNC WRITE macro                     |    |
| 4.3.7               | ETH_CFG_FUNC_CTRL_MAC macro                  |    |
| 4.3.8               | ETH CFG FUNC CTRL CAM macro                  |    |
| 4.3.9               | ETH CFG FUNC CTRL MAC TX macro               |    |
| 4.3.10              | ETH_CFG_FUNC_CTRL_MAC_RX macro               |    |
| 4.3.11              | ETH_CFG_FUNC_CTRL_MAC_PHY macro              |    |
| 4.3.12              | ETH_CFG_FUNC_CTRL_TB macro                   |    |
| 7.0.12              | EIII OI O I OITO OITE IB Madio               |    |



| 4.3.13 | ETH_CFG_FUNC_CTRL_DMUR macro                                                     |    |
|--------|----------------------------------------------------------------------------------|----|
| 4.3.14 | ETH_CFG_FUNC_CTRL_DMUT macro                                                     |    |
| 4.3.15 | ETH_CFG_FULLDUPLEX macro                                                         |    |
| 4.3.16 | ETH_CFG_MAC_LOOPBACK macro                                                       |    |
| 4.3.17 | ETH_CFG_PHYDEV_LOOPBACK macro                                                    |    |
| 4.3.18 | ETH_CFG_SPEED macro                                                              |    |
| 4.3.19 | ETH_CFG_USE_PAUSE macro                                                          |    |
| 4.3.20 | ETH_CFG_PAUSE_TIME macro                                                         |    |
| 4.3.21 | ETH_CFG_USE_CAM macro                                                            |    |
| 4.3.22 | ETH_CFG_NEGATIVECAM macro                                                        |    |
| 4.3.23 | ETH_CFG_UNICAST macro                                                            |    |
| 4.3.24 | ETH_CFG_MULTICAST macro                                                          |    |
| 4.3.25 | ETH_CFG_BROADCAST macro                                                          |    |
| 4.3.26 | ETH_CFG_MACADDR_STRT_LOC macro                                                   |    |
| 4.3.27 | ETH_CFG_NUM_OF_MACADDR macro                                                     |    |
| 4.3.28 | ETH_CFG_ENBL_MACADDRS macro                                                      |    |
| 4.3.29 | ETH_CFG_ADDPAD macro                                                             |    |
| 4.3.30 | ETH_CFG_ADDCRC macro                                                             |    |
| 4.3.31 | ETH_CFG_XDEFER macro                                                             |    |
| 4.3.32 | ETH_CFG_SQECHECK macro                                                           |    |
| 4.3.33 | ETH_CFG_RCVSHORT macro                                                           | 88 |
| 4.3.34 | ETH_CFG_RCVLONG macro                                                            | 88 |
| 4.3.35 | ETH_CFG_STRIPCRC macro                                                           | 88 |
| 4.3.36 | ETH_CFG_PASSCTRLPKTS macro                                                       | 89 |
| 4.3.37 | ETH_CFG_NOTCHECKCRC macro                                                        |    |
| 4.3.38 | ETH_CFG_AUTONEGOTIATE macro                                                      | 89 |
| 4.3.39 | ETH_CFG_TBFTC macro                                                              | 90 |
| 4.3.40 | ETH_CFG_TBRTC macro                                                              |    |
| 4.3.41 | ETH_CFG_BUFFSIZE macro                                                           | 91 |
| 4.3.42 | ETH_CFG_DMUR_ENDIAN macro                                                        | 91 |
| 4.3.43 | ETH_CFG_DMUT_ENDIAN macro                                                        |    |
| 4.3.44 | ETH_CFG_DMUR_DESC_NUM macro                                                      | 92 |
| 4.3.45 | ETH_CFG_DMUR_DBUFF_SIZE macro                                                    | 92 |
| 4.3.46 | ETH_CFG_DMUT_DESC_NUM macro                                                      | 92 |
| 5      | Cache memory usage for Ethernet LLD                                              | 93 |
| 6      | Application Examples                                                             | 95 |
| 6.1    | Example illustrating the initialisation and basic operation of the driver        |    |
| 6.2    | Example illustrating the programming of the CAM at run time                      |    |
| 6.3    | Example illustrating the use of the 'fe' bit in the receive path 1               |    |
| 6.4    | ·                                                                                | 03 |
| 6.5    | Application note on the disabling of interrupts in the Interrupt Service Routing |    |
| - =    | 104                                                                              |    |



| 7        | Related Documentation           | 105 |
|----------|---------------------------------|-----|
| 8        | Appendix A - Infineon IFX types | 106 |
| 9        | Appendix B - The System HAL     | 107 |
| 9.1      | SYS HAL Configurable Parameters | 107 |
| 9.1.1    | System Clock Frequency          | 107 |
| 9.1.1.1  | SYS_CFG_USB_DEVICE_ENABLE macro | 107 |
| 9.1.1.2  | SYS_CFG_USB_ONCHIP_CLK macro    | 107 |
| 9.1.1.3  | SYS_CFG_USB_CLK_DIVISOR macro   | 108 |
| 9.1.1.4  | SYS_CFG_OSC_FREQ macro          | 108 |
| 9.1.1.5  | SYS_CFG_CLK_MODE macro          | 108 |
| 9.1.1.6  | SYS_CFG_FREQ_SEL macro          | 108 |
| 9.1.1.7  | SYS_CFG_KDIV macro              | 109 |
| 9.1.1.8  | SYS_CFG_PDIV macro              | 109 |
| 9.1.1.9  | SYS_CFG_NDIV macro              | 109 |
| 9.1.1.10 | SYS_CFG_FIX_TC1130A_BUG macro   | 109 |
| 9.1.2    | Interrupt Configuration         | 110 |
| 9.1.2.1  |                                 | 110 |
| 9.1.2.2  | SYS_ETH_MACRX1 macro            | 110 |
| 9.1.2.3  | SYS_ETH_MACTX0 macro            | 110 |
| 9.1.2.4  | SYS_ETH_MACTX1 macro            | 110 |
| 9.1.2.5  | SYS_ETH_MACRB0 macro            | 110 |
| 9.1.2.6  | SYS_ETH_MACRB1 macro            | 111 |
| 9.1.2.7  | SYS_ETH_MACTB0 macro            | 111 |
| 9.1.2.8  | SYS_ETH_DMUR macro              | 111 |
| 9.1.2.9  | SYS_ETH_MACDMUT macro           | 111 |
| 9.2      |                                 | 111 |
| 9.2.1    |                                 | 112 |
| 9.2.2    |                                 | 112 |
| 9.2.3    | SYS_GPIO_ETH_TX2 macro          | 112 |
| 9.2.4    | SYS_GPIO_ETH_TX3 macro          |     |
| 9.2.5    |                                 | 112 |
| 9.2.6    | SYS_GPIO_ETH_TXEN macro         |     |
| 9.2.7    | <b>– –</b>                      | 113 |
| 9.2.8    | SYS_GPIO_ETH_RXDV macro         |     |
| 9.2.9    | SYS_GPIO_ETH_CRS macro          |     |
| 9.2.10   | SYS_GPIO_ETH_COL macro          |     |
| 9.2.11   |                                 | 113 |
| 9.2.12   |                                 | 113 |
| 9.2.13   |                                 | 113 |
| 9.2.14   | SYS_GPIO_ETH_RX3 macro          | 113 |
| 10       | Limitations                     | 114 |



### **Ethernet HAL Introduction**

# 1 Ethernet HAL Introduction

The Ethernet HAL (Hardware Abstraction Layer) forms one part out of a larger system of software modules designed to buffer application software from hardware specific implementation details. The Infineon Technologies modular HAL approach however goes beyond simply providing a standardised API for a type of device, each HAL is designed to work as part of a larger system. System resources are reserved by the HAL's using a system hardware abstraction layer meaning that runtime conflicts are avoided and different peripherals may use the same resources at different points in the application. If the peripheral clock is changeable then the HAL's will normally support on the fly clock changing allowing the clock speed to be changed for power saving etc. Data transfer requests from the application software can be queued so that the application does not need to wait for one transfer to end before the next can be started.

In cases where these features are not desirable, possibly due to runtime efficiency or code size constraints, they can simply be removed by modifying a single configuration file and recompiling the HAL, meaning there is no unnecessary code overhead.

In summary the modular HAL system provides the following advantages:

- -No extra hardware specific code is required
- -Pre-tested code modules are available
- -Hardware can be exchanged with little or no application software modifications
- -Power saving features incorporated in the HAL
- -System resource conflicts are automatically avoided
- –Data transfer requests can be gueued.
- -HAL's are highly configurable
- Porting to different hardware is easy
- -Standardised API can be used for development
- Application and hardware dependant developments can go in parallel assuming a standard API



# 2 Ethernet HAL Application Program Interface

This section defines the interface between the peripheral hardware abstraction layer and the application software. It defines the constants, typedef names, function names and limitations of the HAL. The Ethernet HAL API utilizes a range of constants and typedef names in order to interact in a logical way with the application program. The first section of this chapter will look at these constants and data types.

Please refer to Appendix A - Infineon IFX types for details on the IFX data types.

# 2.1 ETH API V MAJ macro

#define ETH\_API\_V\_MAJ

Defined in: eth api.h

API Major Version Number, ETH\_API\_V\_MAJ is defined as the major version of this API which the Ethernet HAL supports. This version is defined as 0.1. Application software may check this field to determine if the HAL API version is acceptable.

# 2.2 ETH\_API\_V\_MIN macro

#define ETH API V MIN

Defined in: eth\_api.h

API Minor Version Number, ETH\_API\_V\_MIN is defined to the minor version of this API which the Ethernet HAL supports. This version is defined as 0.1. Application software may check this field to determine if the HAL API version is acceptable

# 2.3 ETH\_CAM\_TBL\_LEN macro

#define ETH\_CAM\_TBL\_LEN

Defined in: eth\_api.h

CAM Table Length, the CAM contains 20 MAC addresses each of 6 bytes that can be programmed i.e. a total of 120 bytes. Before programming the CAM these addresses are stored in an array of IFX\_UINT32. Therefore the 120 bytes are mapped into an integer array mac\_addrs[] of length ETH\_CAM\_TBL\_LEN. The struct ETH\_CAM\_DATA uses the mac\_addrs[].



# 2.4 ETH\_MACADDR\_CONV\_FACTOR

This factor is used to convert 6 bytes MAC addresses to UINT arrays macro #define ETH\_MACADDR\_CONV\_FACTOR, This factor is used to convert 6 bytes MAC addresses to UINT arrays

Defined in: eth api.h

# 2.5 ETH DEVICE typedef

This indicates the Device ID

Defined in: eth api.h

### Comments

```
ETH_DEVICE is used in the API wherever a device must be selected. This is required because many ETH peripherals may be implemented in the same system. ETH_DEVICE is simply a typedef name which is defined as IFX_UINT8 ETH_STATUS enum ETH_STATUS {
ETH_ERR,
ETH_ERR,
ETH_ERR_RES,
ETH_ERR_RES_INT,
ETH_ERR_RES_MEM,
ETH_ERR_RES_IO,
ETH_ERR_NOT_SUPPORTED,
ETH_ERR_NOT_SUPPORTED HW,
```

ETH\_ERR\_NOT\_INITIALISED is returned if an API function is called before the HAL has been successfully initialized. This checking may be configured out to improve runtime performance, see Configuring the Ethernet HAL for information

};

**Ethernet Status Enumeration** 

ETH\_ERR\_UNKNOWN\_DEV, ETH\_ERR\_NOT\_INITIALISED,

Defined in: eth\_api.h



### Members

# ETH ERR

ETH SUCCESS indicates that an operation completed successfully.

# ETH\_ERR\_RES

ETH\_ERR is used to indicate that an unspecified error was encountered by the HAL. ETH\_ERR will only be used as a last resort when the HAL is unable o describe the error using a more specific error code.

### ETH ERR RES INT

ETH\_ERR\_RES is used to indicate that the Ethernet HAL was unable to allocate a system resource required to carry out the requested operation. This will only be used when the resource is not covered by the other ETH\_ERR\_RES constants. See also ETH\_ERR\_RES INT, ETH\_ERR\_RES MEM and ETH\_ERR\_RES IO.

# ETH\_ERR\_RES\_MEM

ETH\_ERR\_RES\_INT is used to indicate that a required interrupt number priority are currently unavailable for use by the HAL. This error will be encountered either when an attempt is made to change an interrupt number priority during run time or when ETH\_initialise\_dev is called. If interrupt numbers/priorities cannot be dynamically changed due to hardware limitations then ETH\_ERR\_NOT\_SUPPORTED\_HW will be returned.

# ETH\_ERR\_RES\_IO

ETH\_ERR\_RES\_MEM is used to indicate that the HAL was unable to allocate enough memory to complete the requested operation.



# ETH ERR NOT SUPPORTED

ETH\_ERR\_RES\_IO is used to indicate that one or more physical connection lines are unavailable. This may be because a line is shared with another peripheral (and has been allocated) or if it is currently in use as a general purpose I/O line.

# ETH ERR NOT SUPPORTED HW

ETH\_ERR\_NOT\_SUPPORTED is used to indicate that a requested operation cannot be performed because it is not supported in software. This may be because a required software module has been compiled out (see configuring the Ethernet HAL).

### ETH ERR UNKNOWN DEV

ETH\_ERR\_NOT\_SUPPORTED\_HW is used to indicate that a requested operation cannot be performed because a required feature is not supported in hardware.

### ETH ERR NOT INITIALISED

ETH\_ERR\_UNKNOWN\_DEV indicates that a device ID passed to an API function was not valid. ETH\_ERR\_NOT\_INITIALISED is returned if an API function is called before the HAL has been successfully initialized. This checking may be configured out to improve runtime performance, see Configuring the Ethernet HAL for information

### Comments

The ETH\_STATUS enum constants will be used to return the status from the functions.If the function execute successfully then it will return the ETH\_SUCCESS or it will return the specific error code. This return code will be useful for the application to learn about failure.



# 2.6 ETH\_CTRL\_CODE

```
enum ETH_CTRL_CODE {
ETH_CTRL_MAC_TX,
ETH_CTRL_MAC_RX,
ETH_CTRL_PHY,
ETH_CTRL_CAM,
ETH_CTRL_TB,
ETH_CTRL_DMUR,
ETH_CTRL_DMUT,
This enumeration consta
```

This enumeration constant is used with ETH\_control\_dev API function. ETH\_CTRL\_DMUT may be used to provide basic control to reset DMUT configuration parameters.

**}**;

**Ethernet Control Enumeration** 

Defined in: eth\_api.h

### Members

# ETH CTRL MAC TX

This enumeration constant is used with ETH\_control\_dev API function. ETH\_CTRL\_MAC may be used to provide basic control to modify MAC parameters, other than MAC transmitter and receiver

# ETH\_CTRL\_MAC\_RX

This enumeration constant is used with ETH\_control\_dev API function. ETH\_CTRL\_MAC\_TX may be used to provide basic control to modify MAC transmitter parameters

# ETH\_CTRL\_PHY

This enumeration constant is used with ETH\_control\_dev API function.



ETH\_CTRL\_MAC\_RX may be used to provide basic control to modify MAC receiver parameters

# ETH CTRL CAM

This enumeration constant is used with ETH\_control\_dev API function. ETH\_CTRL\_PHY may be used to provide basic control to modify Physical device parameters

# ETH\_CTRL\_TB

This enumeration constant is used with ETH\_control\_dev API function. ETH\_CTRL\_CAM may be used to provide basic control to modify CAM parameters

# ETH CTRL DMUR

This enumeration constant is used with ETH\_control\_dev API function. ETH\_CTRL\_TB may be used to provide basic control to reset transmit buffer configuration parameters

# ETH CTRL DMUT

This enumeration constant is used with ETH\_control\_dev API function. ETH\_CTRL\_DMUR may be used to provide basic control to reset DMUR configuration parameters

This enumeration constant is used with ETH\_control\_dev API function. ETH\_CTRL\_DMUT may be used to provide basic control to reset DMUT configuration parameters.

### Comments



The ETH\_CTRL\_CODE enum will be used in ETH\_control\_dev (IOCTL) function. The enum specifies which particular unit or functional entity would be changed at run time.

The user application will pass this enum as an argument to ETH\_control\_dev function, the ETH\_control\_dev() will then branch to the appropriate function, which would change the configuration according to the data provided.

# 2.7 ETH\_MAC\_CONF Structure

typedef struct {

IFX\_UINT8 full\_duplex:1;

IFX\_UINT8 loop\_back:1;

} ETH\_MAC\_CONF;

MAC Configuration Info

Defined in: eth\_api.h

### Members

# full duplex:1

Ethernet controller is in full duplex mode

# loop back:1

Ethernet controller works in loop back mode

### Comments

The ETH\_MAC\_CONF structure is used to program the MAC controller configuration. This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.

This structure is also used to change the run time MAC controller configuration through ETH\_ctrl\_mac function.



# 2.8 ETH\_MAC\_TX\_CONF Structure

```
typedef struct {

IFX_UINT8 no_crc:1;

IFX_UINT8 no_defer:1;

IFX_UINT8 sqe_check:1;

IFX_UINT8 send_pause:1;

IFX_UINT8 tx_enable:1;

ETH_MAC_TX_CONF;

} ETH_MAC_TX_CONF;

MAC Transmission Configuration Info
```

Defined in: eth api.h

### Members

### no crc:1

No pad added to the out going packet if packet length less than 64 bytes

# no defer:1

No CRC added to the out going packet

# sqe check:1

Defer will not be checked to the out going frame

# send pause:1

Signal quality error checking in MII 10 mbps mode

# tx enable:1



for sdpause bit enable

### ETH MAC TX CONF

for txEn

### Comments

The ETH\_MAC\_TX\_CONF structure is used to program the MAC controller transmission configurations. This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.

This structure is also used to change the run time MAC TX configuration through ETH ctrl mac tx function.

# 2.9 ETH\_MAC\_RX\_CONF Structure

```
typedef struct {

IFX_UINT8 accept_short:1;

IFX_UINT8 strip_crc:1;

IFX_UINT8 pass_ctrl_pkts:1;

IFX_UINT8 ignore_crc:1;

IFX_UINT8 rx_enable:1;

ETH_MAC_RX_CONF;

} ETH_MAC_RX_CONF;

MAC Receive Configuration Info
```

# Members

### accept short:1

Defined in: eth api.h

Accept long frames longer than 1518 bytes

### strip crc:1



Accept short frames of size less than 64 bytes

# pass\_ctrl\_pkts:1

Strip CRC from received frame and no CRC checking at DMUR

### ignore crc:1

Pass the MAC control (pause) frames to the logical link layer (LLC)

### rx enable:1

Do not check CRC of a receiving frame

# ETH MAC RX CONF

for rxFn

### Comments

The ETH\_MAC\_RX\_CONF structure is used to program the receive MAC controller configurations. This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.

This structure is also used to change the run time MAC RX configuration settings through ETH\_ctrl\_mac\_rx function.

# 2.10 ETH\_PHY\_CONF Structure

typedef struct {

IFX\_UINT8 loopback:1;

IFX\_UINT8 full\_duplex:1;

IFX\_UINT8 auto\_negotiate:1;

ETH\_PHY\_CONF;



} ETH\_PHY\_CONF;

Physical Device programming Info

Defined in: eth\_api.h

### Members

### loopback:1

Speed 0-->10 Mbps, 1-->100 Mbps

# full duplex:1

Ethernet controller operates in PHY device loop back mode

### auto negotiate:1

PHY device operates in full duplex mode

### ETH PHY CONF

Enable auto negotiation feature of PHY device

### Comments

The ETH\_PHY\_CONF structure is used to program the PHY device control register configurations.

This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.

# 2.11 ETH\_PHY\_CTRL Structure

typedef struct {

IFX UINT16 phy num:5;

IFX\_UINT16 reg\_num:5;



IFX\_UINT32 \* data; ETH\_PHY\_CTRL; } ETH\_PHY\_CTRL;

Physical Device Control Info

Defined in: eth api.h

### Members

### phy\_num:5

To read from or write to PHY device registers 0-->read, 1-->write

### reg num:5

PHY device number

### data

Register number inside PHY device

# ETH PHY CTRL

Data want to read/write from/to the PHY register

### Comments

This PHY device configuration control structure is used to configure the PHY device using the ETH\_PHY\_CTRL structure the user will be able to read /write any data from/ into any of PHY device registers The structure ETH\_PHY\_CTRL is used to change the PHY device configuration settings at run time through ETH\_ctrl\_mac\_phy function.

# 2.12 ETH\_CAM\_DATA Structure

typedef struct {



IFX\_UINT8 no\_of\_mac\_addrs; IFX\_UINT32 \* mac\_addrs; IFX\_UINT32 addr\_loc\_enable; ETH\_CAM\_DATA; } ETH\_CAM\_DATA; CAM programming info

Defined in: eth api.h

### Members

### no of mac addrs

Starting location of MAC address ranges from 0x0 to 0x13

### mac addrs

The number of MAC addresses to be programmed into CAM

# addr\_loc\_enable

Pointer to the MAC addresses which are to be programmed into CAM

# ETH\_CAM\_DATA

The addresses are to be enabled to filter the received frames

### Comments

CAM can be programmed to support up to 20 (0-19) MAC addresses each of which are 6 bytes long. The MAC addresses are placed into mac\_addrs field of the structure defined below. The MAC addresses are to be programmed to the CAM is first written into mac\_addrs[]. Then the addresses in mac\_addrs[] are programmed into the CAM.

E.g. If the MAC addresses to be programmed into CAM are 0x010203040506,



0xAABBCCDDEEFF, then the contents of the mac\_addrs[] are as follows.

```
mac_addrs[0] = 0x01020304

mac_addrs[1] = 0x0506AABB

mac_addrs[2] = 0xCCDDEEFF

start_mac_addr = 0

no_of_mac_addrs = 2
```

This structure is included in ETH\_CAM\_CTRL to add MAC addresses to CAM and enable the particular MAC addresses in CAM at run time.

# 2.13 ETH CAM COMMAND

```
enum ETH_CAM_COMMAND {
ETH_ADD_MAC_ADDR,
ETH_ENABLE_LOC,
ETH_RESET_CONF
};
Ethernet CAM Command
```

Defined in: eth api.h

### Members

# ETH\_ADD\_MAC\_ADDR

This is used to add new MAC address to CAM

# ETH\_ENABLE\_LOC

This is used to enable MAC addresses in CAM which are programmed



# ETH RESET CONF

This is used to reset MAC CAM configuration

### Comments

The ETH\_CAM\_COMMAND enum is used in ETH\_CAM\_CTRL structure to distinguish the provided data and branch to the specific part of code in ETH\_ctrl\_mac\_cam function.

# 2.14 ETH\_CAM\_CONF Structure

```
typedef struct {

IFX_UINT8 uni_cast:1;

IFX_UINT8 multi_cast:1;

IFX_UINT8 broad_cast:1;

IFX_UINT8 negative_cam:1;

IFX_UINT8 cam_compare_enable:1;

} ETH_CAM_CONF;

CAM Configuration Info
```

Defined in: eth\_api.h

### Members

uni cast:1

Accept unicast address packets

multi cast:1

Accept Multicast address packets



### broad cast:1

Accept Broadcast address packets

# negative cam:1

Receive the frames which are not recognized by CAM

### cam compare enable:1

Enable CAM controller to filter the received frames

### Comments

The ETH\_CAM\_CONF structure is used to program the CAM controller configurations. This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.

This structure is also a part of ETH\_CAM\_CTRL to change the CAM configuration settings at run time through ETH\_ctrl\_mac\_cam function.

# 2.15 ETH\_CAM\_UDATACONF Union

typedef union {

ETH\_CAM\_DATA mac\_addr\_data;

ETH\_CAM\_CONF conf\_params;

} ETH\_CAM\_UDATACONF;

A union contains CAM programming info. This union is used in the structure ETH\_CAM\_CTRL

Defined in: eth\_api.h

### Members



# mac\_addr\_data

Write MAC addresses into CAM and enable the programmed MAC addresses

### conf params

To change CAM configuration parameters

# 2.16 ETH CAM CTRL Structure

typedef struct {
ETH\_CAM\_COMMAND command;
ETH\_CAM\_UCONFDATA data;
} ETH\_CAM\_CTRL;
CAM Control Info

Defined in: eth api.h

### Members

### command

Contains the CAM command information

### data

Union contains CAM programming info

### Comments

The structure ETH\_CAM\_CTRL is used to add the MAC addresses to CAM, enable the MAC addresses in CAM or to change the CAM configuration parameters at runtime through ETH\_ctrl\_mac\_cam function

# 2.17 ETH CAM PROG Structure

typedef struct {



IFX\_UINT8 ETH\_cam\_addr\_hw;
IFX\_UINT8 ETH\_cam\_addr\_user;
IFX\_UINT8 ETH\_user\_array\_position;
IFX\_UINT8 ETH\_num\_addr;
ETH\_CAM\_CTRL \* ETH\_ctrl\_data;
} ETH\_CAM\_PROG;
CAM Program Info

Defined in: eth\_api.h

### Members

# ETH\_cam\_addr\_hw

Index of the MAC address in the CAM

# ETH\_cam\_addr\_user

Index of the MAC address in the user array

# $ETH\_user\_array\_position$

Flag indicating the start of the MAC address in the user array

# $ETH\_num\_addr$

Number of addresses to be programmed

# ETH\_ctrl\_data

Pointer to the ETH\_CAM\_CTRL structure, containing the user settings

### Comments



The structure ETH\_CAM\_PROG is used to add the MAC addresses to CAM

# 2.18 ETH\_RB\_CONF Structure

typedef struct {
IFX\_UINT16 fwd\_threshold:2;
IFX\_UINT16 actq\_threshold:6;
IFX\_UINT16 free\_pool\_threshold:8;

} ETH RB CONF;

Receive Buffer Configuration

Defined in: eth api.h

### **Members**

# fwd threshold:2

Receive buffer forward threshold code

### actq threshold:6

Receive buffer action queue threshold

### free pool threshold:8

Receive buffer free pool threshold

### Comments

The ETH\_RB\_CONF structure is used to program the Receive Buffer configuration values. This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.

This structure is also used to change the Receive Buffer configuration vals at runtime through ETH\_ctrl\_rb function.



# 2.19 ETH\_TB\_CONF Structure

typedef struct {
IFX\_UINT16 ind\_tx\_buff\_size;
IFX\_UINT16 refill\_threshold:3;
IFX\_UINT16 fwd\_threshold:3;
} ETH\_TB\_CONF;
Transmit Buffer Configuration

Defined in: eth api.h

### Members

# ind\_tx\_buff\_size

Individual transmitter buffer size

# refill\_threshold:3

Transmit buffer refill threshold value

### fwd threshold:3

Transmit forward threshold value

### Comments

The ETH\_TB\_CONF structure is used to program the Transmit Buffer configuration values. This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.

This structure is also used to change the Transmit Buffer configuration values at runtime through ETH\_ctrl\_tb function.

# 2.20 ETH\_RXDESC Structure

typedef struct {



```
IFX UINT32 desc id:6;
IFX UINT32 reserved:4;
IFX UINT32 rhi:1;
IFX UINT32 hold:1;
IFX UINT32 reserved1:1;
IFX UINT8
               * data:
IFX UINT32 bno:16;
IFX UINT32 rab:1;
IFX UINT32 il len:1;
IFX UINT32 crc:1;
IFX UINT32 rx frm ovflow:1;
IFX UINT32 max frm len:1;
IFX UINT32 reserved2:9;
IFX UINT32 frm end:1;
ETH RXDESC;
} ETH RXDESC;
Receive Descriptor
Defined in: eth api.h
```

### Members

# desc id:6

Maximum data it can hold

### reserved:4

Descriptor id

### rhi:1

Extra header data inside data buffer





CRC error

# **Ethernet HAL Application Program Interface**

# hold:1 Receive hold indication bit reserved1:1 Hold bit, set to 1 for last descriptor data Pointer to next descriptor bno:16 Pointer to data buffer rab:1 Data buffer size il\_len:1 DMUR abort crc:1 Invalid length rx frm ovflow:1



# max\_frm\_len:1

Receive frame over flow

### reserved2:9

Packet exceed the max frame length

# frm end:1

DMUR completely filled the data buffer associated with current descriptor

### ETH RXDESC

Full frame received

### Comments

The ETH\_RXDESC structure is used to define the DMUR descriptors. These descriptors are maintained by DMUR. Each descriptor associated with one data buffer. The data received from PHY medium placed into these descriptors by DMUR. Either the data buffer is filled up or a single frame is received the DMUR branches to next descriptor in descriptor list provided hold bit is not set.

# 2.21 ETH\_DMUR\_CONF Structure

typedef struct {
IFX\_UINT8 endian\_mode:1;
IFX\_UINT8 alignment:1;
} ETH\_DMUR\_CONF;
DMUR Configuration Register

Defined in: eth\_api.h

### Members



# endian\_mode:1

Endian mode 0-->little endian, 1-->big endian

### alignment:1

Block boundary alignment for burst is enabled

### Comments

The ETH\_DMUR\_CONF structure is used to program the Data Management Unit Receive configuration values. This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.

This structure is also used to change the Data Management Unit Receive configuration values at runtime through ETH\_ctrl\_dmur function.

# 2.22 ETH\_DMUT\_CONF Structure

typedef struct {
IFX\_UINT8 endian\_mode;
} ETH\_DMUT\_CONF;
DMUT Configuration Register

Defined in: eth api.h

### Members

### endian mode

Endian mode 0->little endian, 1->big endian

### Comments

The ETH\_DMUT\_CONF structure is used to program the Data Management Unit Transmit configuration values. This structure is a part of ETH\_COM\_PARAMS, which has the startup configuration of Ethernet driver.



This structure is also used to change the Data Management Unit Transmit configuration values at runtime through ETH\_ctrl\_dmut function.

# 2.23 ETH\_TXDESC Structure

```
typedef struct {
IFX UINT32 no:16;
IFX UINT32 desc id:6;
IFX UINT32 cmp en:1;
IFX UINT32 thi:1;
IFX UINT32 hold:1;
IFX UINT32 frm end:1;
struct ETH txdesc * next;
IFX UINT8
               * data:
IFX UINT32 cmp:1;
void
           * os_specific;
IFX UINT32 dummy;
IFX UINT32 dummy 1;
IFX UINT32 dummy 2;
} ETH TXDESC;
Transmit Descriptor
```

### Members

Defined in: eth api.h

### no:16

Max data size of data buffer

### desc id:6

Descriptor id

### cmp en:1





Complete interrupt is enabled

| thi:1 |  |  |
|-------|--|--|

TX host indication bit

# hold:1

Hold bit, last descriptor set this bit to 1

# frm end:1

Complete frame transmitted

### next

Pointer to next descriptor

# data

Pointer to data buffer

# cmp:1

Complete

# os\_specific

A cookie field for any OS driver

# dummy



required for alignment reasons

# dummy 1

required for alignment reasons

# dummy 2

required for alignment reasons

### Comments

The ETH\_TXDESC structure is used to define the DMUT descriptors. The data coming from applications will be buffered into data buffer and associated with these descriptors.

The filled descriptors are added to the DMUT, the DMUT will transfer the data associated with descriptor to the TB (towards PHY medium). Once the data is transferred the DMUT will branch to the next descriptor in list.

# 2.24 ETH COM PARAMS Structure

```
typedef struct {
ETH_MAC_CONF mac_conf;
ETH_CAM_CONF cam_conf;
ETH_MAC_TX_CONF tx_conf;
ETH_MAC_RX_CONF rx_conf;
ETH_PHY_CONF phy_conf;
ETH_CAM_DATA cam_data;
ETH_DMUR_CONF dmur_conf;
ETH_DMUT_CONF dmut_conf;
ETH_RB_CONF rb_conf;
ETH_TB CONF tb conf;
```





} ETH\_COM\_PARAMS;

**Ethernet Configuration Setting** 

Defined in: eth\_api.h

Members

mac conf

MAC configuration data

cam conf

CAM configuration data

 $tx\_conf$ 

MAC TX configuration data

 $rx\_conf$ 

MAC RX configuration data

phy\_conf

PHY device configuration data

cam\_data

MAC CAM configuration data

dmur\_conf



DMUR configuration data

# dmut conf

DMUT configuration data

# rb conf

Receive buffer configuration data

# tb conf

Transmit buffer configuration data

### Comments

Defined in: eth api.h

The ETH\_COM\_PARMS structure is used to specify complete configuration settings for the Ethernet driver. The elements of this structure contains the configuration information for the individual units of the Ethernet controller This structure is used with the ETH initialise dev() API function during the initialization of the device driver

# 2.25 ETH\_RETURN\_NUM Structure

```
typedef struct {

IFX_UINT32 ETH_fe:1;

IFX_UINT32 ETH_rab:1;

IFX_UINT32 ETH_ilen:1;

IFX_UINT32 ETH_crc:1;

IFX_UINT32 ETH_fod:1;

IFX_UINT32 ETH_mfl:1;

} ETH_RETURN_NUM;

Bit Fields for the ETH_return_num field in the ETH_transfer structure.
```



# Members ETH\_fe:1 End of frame reached ETH\_rab:1 Receive Abort bit set ETH\_ilen:1 Illegal Length of incoming data packets ETH\_erc:1 CRC Error ETH\_rfod:1

Receive Frame Overflow

ETH mfl:1

Inconimg data packet length exceeded the maximum allowed frame length

### Comments

These bit fields are used to indicate the status of the data received to the application. Depending on the size of the receive buffer, an ethernet frame may be spread accross more than one descriptor. The 'fe' bit in the ETH\_return\_num field in the ETH\_transfer structure indicates to the application that the end of a frame has reached.

# 2.26 ETH\_TRANSFER Structure

typedef struct {



IFX\_UINT8 \* ETH\_buffer;
IFX\_UINT32 ETH\_buffer\_size;
ETH\_RETURN\_NUM ETH\_return\_num;
} ETH\_TRANSFER;

Ethernet Data Transfer Structure

Defined in: eth\_api.h

### Members

# ETH buffer

Pointer to data buffer

# ETH buffer size

Data size

# ETH return num

Bit fields (described above) indicating the status of the receive operation.

### Comments

This structure is used to exchange data transfer between driver and application. As soon as the destination receives the data it will return the status.

# 2.27 ETH\_STAT Structure

typedef struct {
IFX\_UINT32 rsrc\_err;
IFX\_UINT32 tx\_def;
IFX\_UINT32 tx\_lst\_car;
IFX\_UINT32 tx\_good\_frms;
IFX\_UINT32 tx\_under;
IFX\_UINT32 tx\_excs\_coll;



IFX\_UINT32 tx\_late\_coll; IFX\_UINT32 tx\_pause; IFX\_UINT32 rx\_pause; IFX\_UINT32 rx\_align\_err; IFX\_UINT32 rx\_crc\_err; IFX\_UINT32 rx\_lng\_frm; IFX\_UINT32 rx\_over; IFX\_UINT32 rx\_good\_frms; } ETH\_STAT; Ethernet statistics Structure

Defined in: eth api.h

# **Members**

### rsrc err

The received frames are discarded because of data buffers are not available both at DMUR and DMUT

# tx def

Transmission is deferred for out going frame

# tx lst car

Carrier is lost

# $tx\_good\_frms$

Frames transmitted without any errors

# tx\_under



MAC TX FIFO under run

# tx excs coll

Excessive collision occurred while transmitting frames

# tx late coll

Late collision occurred while transmitting frames

# tx pause

Ethernet controller send control frames to the sources of frames

# rx pause

Received control frames

# rx align err

Received the frames with alignment error

# rx crc err

Received frames with CRC error

# rx lng frm

Received long frames size more than 1518 bytes, when received long frames option is disabled

# rx\_over



Receiver is overflowed

# rx good frms

Good frames received

### Comments

ETH\_STAT is used to maintain the statistics of the received and transmitted frames. Once any counter reaches maximum value it will automatically reset to zero. So the application can keep track of these counters from time to time.

# 2.28 ETH\_STAT\_INF Structure

```
typedef struct {
ETH_COM_PARAMS ETH_conf_params;
ETH_STAT ETH_stat_cntrs;
} ETH_STAT_INF;
```

Ethernet driver status info, this struct contains the current configuration values of all the configuration registers, required. It also contains the current values of all the interrupts. This structure is derived from some of the structures defined above.

Defined in: eth api.h

# Members

# ETH\_conf\_params

Driver current configuration parameters

# ETH stat entrs

Received and transmit frames status counters



# 2.29 ETH\_gpio\_alloc

IFX\_UINT8 ETH\_gpio\_alloc( void)

ETH gpio alloc

Defined in: eth api.h

# **Return Value**

Success/Failure

1

The requested ports are allocated.

0

The requested ports are not allocated.

# **Parameters**

### void

None

# **Implementation Details**

Get the ports and reserve the port bits for the Ethernet controller from System HAL, by calling the system HAL provided API.

# 2.30 ETH\_gpio\_free

IFX\_UINT8 ETH\_gpio\_free( void)





ETH\_gpio\_free

Defined in: eth api.h

# **Return Value**

Success/Failure

1

The ports are being freed and returned to System HAL

0

The ports are not being freed and not returned to System HAL

# **Parameters**

# void

None

# **Implementation Details**

- Release and return the ports to the System HAL.



# 3 Ethernet API Functions

# 3.1 ETH\_initialise\_dev

ETH\_STATUS ETH\_initialise\_dev(ETH\_DEVICE ETH\_device, ETH\_COM\_PARAMS \* ETH\_setup)

Ethernet Driver Initialization function, this function initializes the internal data structures of the HAL related to the device selected by ETH\_DEVICE, allocates any required system resources and configures the peripheral according to the ETH\_COM\_PARAMS structure. The ETH\_COM\_PARAMS structure must be initialized by the user before calling ETH\_initialise\_dev. This function must be called successfully before any of the other API functions are used and if ETH\_terminate\_dev is called then ETH\_initialise\_dev must be called again before using the other API functions.

Defined in: eth api.h

### Return Value

Returns Ethernet Status

ETH SUCCESS

Initialization is success.

ETH ERR RES INT

Requested priorities are not available

ETH ERR RES IO

Requested ports are not available

ETH ERR

Functional blocks are not initialized



### **Parameters**

# ETH device

Ethernet controller hardware module identification value

# ETH setup

Configuration parameters, to be programmed to the Ethernet controller kernel registers. These parameters are ignored.

# Implementation Details

- Copy the driver initialization configuration parameters to ETH\_COM\_PARAMS datastructure.
- · Get the interrupt priorities from System HAL, which are defined in SYS CFG.H file
- · Reserve the required port bits for driver defined in GPIO CFG.H file.
- Check the reserved interrupt priorities and port bits are not clashing with any other module.
- Enable the global interrupt through System HAL.
- Call the functional blocks(DMUT, DMUR, TB, RB and MAC) initialization routines in a specific sequence in order not to lose any frames receiving either from PHY medium or from application.

# 3.2 ETH\_initialise\_mac

ETH\_STATUS ETH\_initialise\_mac(ETH\_COM\_PARAMS \*  $ETH\_setup$ , Configuration parameters, to be programmed to the MAC kernel registers )

Ethernet MAC controller initialization function

Defined in: eth\_api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS



### MAC initialization is success.

### **Parameters**

# ETH setup

Ethernet controller hardware module identification value

# **Implementation Details**

- MAC initialization routine should not be exposed to application and it will called by only ETH initialise dev routine.
- · Write the application provided MAC addresses into CAM.
- If ETH\_CFG\_USE\_PAUSE feature is enabled program the pause related addresses and data into CAM.
- Configure the PHY device and program the interrupt mask registers.
- If ETH\_CFG\_STAT\_LOG feature is enabled, the following interrupts will be enabled in their corresponding interrupt mask registers.
- MAC TX late collision, excessive collision, under run, lost carrier, remote pause and frame sent without errors.
- MAC RX Alignment error, CRC error, over flow error, control frame received, long frame error and good frame received.
- · Else only the MAC TX control frame sent interrupt will be enabled.
- Program the MAC TX and RX control blocks and enables both receiver and transmitter.

# 3.3 ETH\_initialise\_phy

ETH\_STATUS ETH\_initialise\_phy(ETH\_DEVICE ETH\_device, ETH\_PHY\_CONF \* ETH\_phy\_conf)

Ethernet PHY initialisation function

Defined in: eth\_api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS



PHY initialisation is successful

### **Parameters**

# ETH\_device

Ethernet controller hardware module identification value

# ETH phy conf

Configuration parameters, to be programmed in the PHY

# **Implementation Details**

- PHY initialisation routine should not be exposed to application and it will called by only ETH initialise mac routine.
- · Check if a valid PHY is present
- · Find the address of the PHY
- · Reset the PHY
- Configure the initialisation parameters in the PHY (full duplex, speed 10/ 100), loopback.

# 3.4 ETH\_check\_link

# ETH\_STATUS ETH\_check\_link(ETH\_DEVICE ETH\_device)

Ethernet check link function, this function reads the PHY status register to detrmine if the link is up or not. The application can call this function before transmitting or receiving data to determine if the link is up or not.

Defined in: eth\_api.h

### Return Value

Returns Ethernet Status

ETH SUCCESS



Link is up

ETH ERR

Link is down

# **Parameters**

ETH device

Ethernet controller hardware module identification value

# Implementation Details

- · Read the PHY status register
- Check if link is up, if yes return ETH\_SUCCESS else return ETH\_ERR

# ETH\_phy\_autoneg

ETH\_STATUS ETH\_phy\_autoneg(void)

Ethernet PHY autoneg

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

PHY detection is successful

- PHY autoneg routine should not be exposed to application and it will called by only ETH initialise phy routine.
- · Program the PHY for Autonegotiating with the link partner.
- · Set the start autoneg



- · First try to find whether the PHY is present in the default address
- · If found return success
- · If not found, loop through all the addresses & store the address of the PHY

# 3.5 ETH\_read\_phy

void ETH\_read\_phy(ETH\_DEVICE ETH\_device, ETH\_PHY\_CTRL \* ETH\_phy\_ctrl, IFX UINT16 \* ETH mdio data)

Ethernet read PHY function

Defined in: eth api.h

### Return Value

Returns Ethernet Status

ETH SUCCESS

PHY detection is successful

### **Parameters**

# ETH device

Ethernet controller hardware module identification value

# ETH\_phy\_ctrl

Pointer to structure containing the PHY address & register address

### ETH mdio data

Pointer to data which was read from the PHY register



# Implementation Details

- PHY initialisation routine should not be exposed to application and it will called by only ETH detect phy routine.
- Program the station management control register with the phy address, register address, command (read) & set the busy flag
- · Read the values of the station management data register

# 3.6 ETH\_camctrl\_caseAodd

void ETH\_camctrl\_caseAodd(ETH\_DEVICE ETH\_device, ETH\_CAM\_PROG \*
ETH cam proq)

This function is used for CAM run time address programming

Defined in: eth api.h

### Return Value

None

### **Parameters**

### ETH device

Ethernet controller hardware module identification value

# ETH\_cam\_prog

CAM programming parameters

- This initialization function not exposed to application, it will be called by ETH\_cam\_ctrl() function at run time when the user wants to prog the CAM addresses
- Addresses are divided into 3 cases A, B & C for ease of programming. case A addresses are the 1st, 4th, 7th, 10th.. as programmed by the user they take the shape



- This function programs a single MAC address in the CAM.
- The user\_array\_position field of the input parameter defines the position of the start
  of MAC address in the user array.

# 3.7 ETH camctrl caseAeven

void ETH\_camctrl\_caseAeven(ETH\_DEVICE ETH\_device, ETH\_CAM\_PROG \*
ETH\_cam\_prog)

This function is used for CAM run time address programming

Defined in: eth api.h

### Return Value

None

# **Parameters**

# ETH\_device

Ethernet controller hardware module identification value

# ETH\_cam\_prog

CAM programming parameters

- This initialization function not exposed to application, it will be called by ETH cam ctrl() function at run time when the user wants to prog the CAM addresses
- · This function programs sets of 2 MAC address in the CAM.
- The addresses programmed by this function take the form \_\_\_\_\_\_\_
- The user\_array\_position field of the input parameter defines the position of the start
  of MAC address in the user array.



# 3.8 ETH\_camctrl\_caseB

void ETH\_camctrl\_caseB(ETH\_DEVICE ETH\_device, ETH\_CAM\_PROG \*
ETH\_cam\_prog)

This function is used for CAM run time address programming

Defined in: eth\_api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Receive Buffer initialization is success.

### **Parameters**

# ETH device

Ethernet controller hardware module identification value

# ETH\_cam\_prog

CAM programming parameters

- This initialization function not exposed to application, it will be called by ETH cam ctrl() function at run time when the user wants to prog the CAM addresses
- This is the case when the CAM addr have the position
- The user\_array\_position field of the input parameter defines the position of the start of MAC address in the user array.



# 3.9 ETH\_initialise\_rb

# ETH\_STATUS ETH\_initialise\_rb(ETH\_DEVICE ETH\_device, ETH\_COM\_PARAMS \* ETH\_setup)

Receive Buffer Initialization function

Defined in: eth\_api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Receive Buffer initialization is success

### **Parameters**

# ETH\_device

Ethernet controller hardware module identification value

# ETH setup

Configuration parameters, to be programmed to the RB kernel registers

- This initialization function not exposed to application, it will be called by ETH initialise dev()function at the time of driver initialization.
- · Program the threshold codes.
- Enable the Receive Buffer interrupts.
- · Initialize the RB by issuing an init command.



# 3.10 ETH\_initialise\_tb

ETH\_STATUS ETH\_initialise\_tb(ETH\_DEVICE ETH\_device, ETH\_COM\_PARAMS \* ETH\_setup)

Transmit Buffer initialization function

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Transmit Buffer initialization is success

### **Parameters**

# ETH\_device

Ethernet controller hardware module identification value

# ETH setup

Configuration parameters, to be programmed to the TB kernel registers

- This initialization function not exposed to application, it will be called by ETH initialise dev() function at init time
- Program the forward, refill threshold codes and individual transmit buffer size.
- · Enable the Transmit Buffer interrupts.
- · Initialize the TB by issuing an init command.



# 3.11 ETH\_initialise\_dmur

ETH\_STATUS ETH\_initialise\_dmur(ETH\_DEVICE ETH\_device, ETH\_COM\_PARAMS \* ETH\_setup)

Data Management Unit Receive initialization function

Defined in: eth\_api.h

### Return Value

Returns Ethernet Status

ETH SUCCESS

DMUR initialization is success

### **Parameters**

# ETH\_device

Ethernet controller hardware module identification value

# ETH\_setup

Configuration parameters, to be programmed to the DR kernel registers

- This initialization function not exposed to application, it will be called by ETH initialise dev() function at init time
- Create and program the DMUR descriptors as a linked list and update all fields. Each DMUR descriptor will be associated with one data buffer.
- ETH\_CFG\_DMUR\_DESC\_NUM and ETH\_CFG\_DMUR\_DBUFF\_SIZE are defined in ETH\_CFG.H file specifies the number of DMUR descriptors and each data buffer size associated with descriptor respectively.
- Program the configuration registers. Command complete, silent discard and frame end interrupts will be enabled in the interrupt mask register.



- · Enable the DMUR interrupt.
- · Initialize the DMUR by issuing an init command.

# 3.12 ETH initialise dmut

ETH\_STATUS ETH\_initialise\_dmut(ETH\_DEVICE ETH\_device, ETH\_COM\_PARAMS \* ETH\_setup)

Data Management Unit Transmit Initialization function

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

DMUT initialization is success

# **Parameters**

# ETH device

Ethernet controller hardware module identification value

# ETH setup

Configuration parameters, to be programmed to the kernel registers

- This initialization function not exposed to application, it will be called by ETH initialise dev() function at the time of driver initialization.
- Create and program the DMUT descriptors as a linked list and update all fields.
- The DMUT descriptors are not associated with data buffers each descriptor will set the HI bit.



- The define ETH\_CFG\_DMUT\_DESC\_NUM defined in ETH\_CFG.H file specifies the number of DMUT descriptors.
- Program the configuration registers. Command complete, transmission abort and hold transmission abort interrupts are enabled in the interrupt mask register. Host Indication bit also set in each descriptor.
- · Enable the DMUT interrupt.
- · Initialize the DMUT by issuing an init command.

# 3.13 ETH\_terminate\_dev

# ETH STATUS ETH terminate dev(ETH DEVICE ETH device)

Ethernet Driver Terminate function, this function sets the peripheral, selected by the ETH\_device parameter, into a disabled state and frees any system resources previously allocated in ETH\_initialise\_dev. After this function has been called ETH\_initialise\_dev must be called successfully before any of the other API functions are used.

Defined in: eth\_api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Termination of driver is success

ETH ERR

Termination of driver is failure

# **Parameters**

# ETH device

Ethernet controller hardware module identification value



# Implementation Details

- API will be exposed to application.
- Release the interrupt priorities and return to System HAL.
- · Free the ports and return to System HAL.
- Call the each functional block(DMUR, DMUT, RB, TB and MAC) terminate routines.

# 3.14 ETH\_terminate\_mac

# ETH\_STATUS ETH\_terminate\_mac(ETH\_DEVICE ETH\_device)

Ethernet MAC controller terminate function

Defined in: eth api.h

### Return Value

Returns Ethernet Status

ETH SUCCESS

Termination of MAC is success

# **Parameters**

# ETH device

Ethernet controller hardware module identification value

- This function is not exposed to application and called by ETH\_terminate\_dev at the time of driver termination.
- Disable the MAC interrupts.
- · Disable the MAC receiver and transmitter.
- Isolate PHY device.



# 3.15 ETH\_terminate\_rb

# ETH\_STATUS ETH\_terminate\_rb(ETH\_DEVICE ETH\_device)

Receive Buffer terminate function

Defined in: eth\_api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Termination of Receive Buffer is success

# **Parameters**

# ETH device

Ethernet controller hardware module identification value

# Implementation Details

- This function is not exposed to application and called by ETH\_terminate\_dev at the time of driver termination.
- · Disables the free pool monitor and action gueue count interrupts.

# 3.16 ETH\_terminate\_tb

# ETH\_STATUS ETH\_terminate\_tb(ETH\_DEVICE ETH\_device)

Transmit Buffer terminate function

Defined in: eth api.h

# Return Value



Returns Ethernet Status

ETH SUCCESS

Termination of Transmit Buffer is success

# **Parameters**

# ETH device

Ethernet controller hardware module identification value

# **Implementation Details**

- This function is not exposed to application and called by ETH\_terminate\_dev at the time of driver termination.
- · Disable the Transmit Buffer interrupt.
- · Stop the TB by issuing an off command.

# 3.17 ETH\_terminate\_dmur

# ETH\_STATUS ETH\_terminate\_dmur(ETH\_DEVICE ETH\_device)

Data Management Unit Receive terminate function

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Termination of DMUR is success

### **Parameters**



# ETH\_device

Ethernet controller hardware module identification value

# Implementation Details

- This function is not exposed to application and called by ETH\_terminate\_dev at the time of driver termination.
- Disables the interrupts associated with DMUR.
- · Stop the DMUR by issuing an off command.

# 3.18 ETH\_terminate\_dmut

# ETH\_STATUS ETH\_terminate\_dmut(ETH\_DEVICE ETH\_device)

Data Management Unit Transmit terminate function

Defined in: eth api.h

### Return Value

Returns Ethernet Status

ETH SUCCESS

Termination of DMUT is success

# **Parameters**

# ETH device

Ethernet controller hardware module identification value

- This function is not exposed to application and called by ETH\_terminate\_dev at the time of driver termination.
- · Disables the interrupts associated with DMUT.
- · Free the data buffers associated with DMUT and waiting for transmission.
- · Stop the DMUT by issuing an off command.



# 3.19 ETH\_abort

# ETH\_STATUS ETH\_abort(ETH\_DEVICE ETH\_device)

Ethernet driver abort function, this function cancels all currently queued data transfers and stops any transfers currently being processed on the peripheral module selected by ETH\_device. ETH\_initialise\_dev need not be called after this function before the other API functions can be used, this function merely clears all current and pending transfers it does not terminate the HAL. New transfers may be requested using ETH\_read and/or ETH\_write immediately after this function returns. This function may be used to clear all requests before changing modes

Defined in: eth api.h

### Return Value

Returns Ethernet Status

ETH SUCCESS

Termination of DMUT is success

### **Parameters**

# ETH device

Ethernet controller hardware module identification number

- · Stop the MAC TX and RX control blocks.
- Set a flag to indicate the application that device is busy.
- · Issue an off command to the DMUT, DMUR and TB.
- · Free the pending TX request data buffers (memory) associated with DMUT.
- Rearrange all descriptors and data buffers associated with DMUR and DMUT.
- Enable all the functional blocks of Ethernet controller to make the driver ready to receive and transmit frames.



# 3.20 ETH\_status\_dev

ETH\_STATUS ETH\_status\_dev(ETH\_DEVICE ETH\_device, ETH\_STAT\_INF \* ETH\_stat\_inf)

Ethernet driver status function read and returns the current driver configuration settings. Optionally returns the driver statistics counters provided ETH\_CFG\_STAT\_LOG feature is enabled.

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH\_SUCCESS

Reading and returning the status of Ethernet driver is success.

### **Parameters**

# ETH device

Ethernet controller hardware module identification number

# ETH stat inf

User provided structure to read present configuration parameters of a particular module

- Copy all the functional unit driver configuration parameters to the application provided data structure.
- Copy the statistics counters optionally to the user provided data structure.
- The statistics counters only copied when ETH\_CFG\_STAT\_LOG feature is enabled in ETH\_CFG.H file.



# 3.21 ETH\_control\_dev

ETH\_STATUS ETH\_control\_dev(ETH\_DEVICE ETH\_device, ETH\_CTRL\_CODE ETH\_ctrl\_code, void \* ctrl\_data)

Ethernet Controller runtime configuration control function, this function is used to change the existing configuration of driver during the run time. This function will call the particular control function depending upon the ETH\_CTRL\_CODE argument provided. During these changes the driver will not be aborted from transmission and reception of frames.

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Change of configuration settings is success

ETH\_ERR

Change of configuration settings is failure

### **Parameters**

# ETH\_device

Ethernet controller hardware module identification number.

# ETH ctrl code

The functional block which configuration has to be changed.

# ctrl data



The new configuration parameters.

# Implementation Details

- This function would be used to change the configuration settings of a particular block of Ethernet controller.
- Check for the ETH\_ctrl\_code argument to identify the application requested functional block to change the configuration parameters.
- Depending upon the ETH ctrl code value call the appropriate IOCTL function.
- To the called function pass the new configuration values (ctrl data)

# ETH\_ctrl\_mac

ETH\_STATUS ETH\_ctrl\_mac(ETH\_DEVICE ETH\_device, ETH\_MAC\_CONF \* ctrl\_data)

MAC controller runtime configuration control function, this function is used to change the MAC configuration during the run time. The configuration includes loop back and duplex modes. This function will be invoked internally by ETH\_control\_dev() function.

Defined in: eth\_api.h

### Return Value

Returns Ethernet Status

ETH\_SUCCESS

Change of configuration settings is success

### **Parameters**

### ETH device

Ethernet controller hardware module identification number

# ctrl data



# Implementation Details

- · Function will change the MAC controller configuration parameters.
- · The parameters are duplex mode and loop back mode.

# 3.22 ETH\_ctrl\_cam

ETH\_STATUS ETH\_ctrl\_cam(ETH\_DEVICE ETH\_device, ETH\_CAM\_CTRL \* ctrl\_data)

CAM controller runtime configuration control function, this function will be called by ETH\_control\_dev routine for Adding the MAC addresses to CAM, enable only the specified MAC addresses to filter the receiving frames and change the configuration parameters.

The application cannot remove the MAC addresses which are programmed into CAM. Either it can disable the MAC address or over writing the particular address with all zeros.

Defined in: eth\_api.h

### Return Value

Returns Ethernet Status

ETH SUCCESS

Change of configuration settings is success

### **Parameters**

# ETH device

Ethernet controller hardware module identification number

# ctrl data



# Implementation Details

- Analyze the requested operation which is embedded in ETH\_CAM\_CTRL argument.
- To add/remove MAC addresses to/from CAM, writhe the application provided addresses into CAM at specified address.
- · Enable only the specified MAC addresses.
- · Change configuration parameters.

# 3.23 ETH\_ctrl\_mac\_tx

ETH\_STATUS ETH\_ctrl\_mac\_tx(ETH\_DEVICE ETH\_device, ETH\_MAC\_TX\_CONF \* ctrl\_data)

MAC TX controller runtime configuration control function, this function is used to change the attributes of the MAC Transmission like adding CRC or pad during run time. This function will be invoked internally by ETH\_control\_dev() function.

Defined in: eth\_api.h

### **Return Value**

**Returns Ethernet Status** 

ETH SUCCESS

Change of configuration settings is success

### **Parameters**

# ETH device

Ethernet controller hardware module identification number

### ctrl data



# Implementation Details

- · Change the MAC TX configuration values.
- Configuration values include adding pad to the out going frame, provided the frame size is less than 64 bytes, adding CRC, checking defer.

# 3.24 ETH\_ctrl\_mac\_rx

ETH\_STATUS ETH\_ctrl\_mac\_rx(ETH\_DEVICE ETH\_device, ETH\_MAC\_RX\_CONF \* ctrl\_data)

MAC RX controller runtime configuration control function, this function is used to change the attributes of the MAC RX during run time, like accept long/short frames, ignore CRC. This function will be invoked internally by ETH control dev() function.

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Change of configuration settings is success

# **Parameters**

# ETH device

Ethernet controller hardware module identification number

# ctrl data



# Implementation Details

- · Change the MAC receiver control block configuration parameters.
- The configuration parameters include checking the CRC, stripping the CRC from received frames.
- Accept or reject short(less than 64 bytes) and long(longer than 1518 bytes) frames.

# 3.25 ETH\_ctrl\_mac\_phy

ETH\_STATUS ETH\_ctrl\_mac\_phy(ETH\_DEVICE ETH\_device, ETH\_PHY\_CTRL \* ctrl\_data)

PHY device runtime configuration control function, change the physical device configuration settings like speed, duplex mode during run time. The application can able to read/program any physical device and any of the register which is inside PHY. This function will be invoked internally by ETH\_control\_dev() function.

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Change of configuration settings is success

# **Parameters**

ETH device

Ethernet controller hardware module identification number

# ctrl data



# **Implementation Details**

- The application can be read/write the data from/to any register in any of the PHY device.
- This configuration is not updated in driver configuration parameters data structure.

# 3.26 ETH\_ctrl\_tb

ETH\_STATUS ETH\_ctrl\_tb(ETH\_DEVICE ETH\_device, ETH\_TB\_CONF \* ctrl\_data)

Transmit Buffer runtime configuration control function, change the transmit buffer configuration parameters like threshold values during run time. This function will be invoked internally by ETH control dev() function.

Defined in: eth api.h

### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Change of configuration settings is success

### **Parameters**

# ETH device

Ethernet controller hardware module identification number

### ctrl data



# Implementation Details

Program the forward and refill threshold codes.

3.27 ETH\_ctrl\_dmur

ETH\_STATUS ETH\_ctrl\_dmur(ETH\_DEVICE ETH\_device, ETH\_DMUR\_CONF \* ctrl\_data)

Data Management Unit Receive runtime configuration control function, changes the DMUR configuration parameters during run time. This function will be invoked internally by ETH control dev() function.

Defined in: eth api.h

#### **Return Value**

Returns Ethernet Status

ETH SUCCESS

Change of configuration settings is success

#### **Parameters**

ETH device

Ethernet controller hardware module identification number

ctrl data

The new configuration data



# Implementation Details

Program the DMUR endian configuration value.

3.28 ETH\_ctrl\_dmut

ETH\_STATUS ETH\_ctrl\_dmut(ETH\_DEVICE ETH\_device, ETH\_DMUT\_CONF \* ctrl\_data)

To change the DMUT configuration, change the DMUT configuration parameters during run time. This function will be invoked internally by ETH\_control\_dev() function.

Defined in: eth api.h

#### **Return Value**

Returns Ethernet Status

ETH\_SUCCESS

Change of configuration settings is success

#### **Parameters**

ETH device

Ethernet controller hardware module identification number

ctrl data

The new configuration data



# Implementation Details

Program the DMUT endian configuration value.

3.29 ETH\_read

ETH STATUS ETH read(ETH DEVICE ETH device)

Read data/frame received from PHY medium, this function is used by the application to register call back routine. When a complete descriptor is received, the receive ISR will call the application receive callback function and pass the pointer to the data buffer. The application is required to copy the data in its own (application's buffer). The application must not make any assumptions about the data buffer once the callback function is exited.

Defined in: eth\_api.h

#### Return Value

Returns Ethernet status

ETH SUCCESS

Change of configuration settings is success

#### **Parameters**

#### ETH device

Ethernet controller hardware module identification number

# Implementation Details

- Register the application provided call back function to the HAL. This call back function will receive the frames coming from PHY medium.
- The call back function will copy the received frame into local data buffer and release the buffer associated with frame.
- The call back function should have a specific prototype



E.g. void app\_callback(ETH\_TRANSFER \*rcvd\_frm)

3.30 ETH\_reg\_tx\_cb

ETH\_STATUS ETH\_reg\_tx\_cb(ETH\_DEVICE ETH\_device, ETH\_APP\_TX\_CB APP\_tx\_cb)

This function is used by the application to register the transmit complete callback function with the Ethernet driver. The driver calls the callback function to free the data buffer, after the data has been transmitted by the controller. The callback function is passed as argument to this function.

Defined in: eth\_api.h

#### Return Value

Returns Ethernet status

ETH SUCCESS

Change of configuration settings is success

#### **Parameters**

ETH device

Ethernet controller hardware module identification number

APP tx cb

Pointer to application call back routine

# **Implementation Details**

 Register the application provided call back function with the HAL. This callback function will be called by the driver in the DMUT ISR after a frmae has been transmitted by the controller.



- The callback function will send the data buffer back to the appl after which the application is free to reuse the buffer.
- The call back function should have a specific prototype E.g. void app\_callback(ETH\_TRANSFER \*sent\_buff)

# 3.31 ETH\_write

# ETH\_STATUS ETH\_write(ETH\_DEVICE ETH\_device, ETH\_TRANSFER \* ETH\_transfer)

Application writes data/frame to the driver, this function will associate the data(frame) received from application to the DMUT free descriptor list. As soon as the data buffer is associated with DMUT, this function will return the ETH\_SUCCESS to calling function. If there is any failure it will return the failure status. The DMUT will automate the process of transmission.

Defined in: eth\_api.h

#### **Return Value**

Returns Ethernet status

ETH SUCCESS

The frame is associated to DMUT

ETH ERR

The frame is not associated to DMUT, because of no free descriptors are available

#### **Parameters**

#### ETH device

Ethernet controller hardware module identification number





# ETH\_transfer

Pointer to frame data

# Implementation Details

- The DMUT will maintain 2 descriptor lists, one is free and another one is fill descriptor
  list
- The frame received from application will be associated to free d
   descriptor. This
  free descriptor will be disassociated from free descriptor list and attached to the tail
  end of DMUT fill descriptor list.
- Check for the DMUT hold bit status, if the DMUT sets the hold bit then it issues a hold reset command.
- Always at least one free descriptor is maintained to protect global variables, which in turn make the ISRs reentrant.



# 4 Configure/Optimize the Ethernet HAL

### 4.1 Configuring the Ethernet HAL

Although the Ethernet HAL can be used immediately without configuring it to suit a particular application it will often be the case that some features written into the HAL will either be unnecessary; degrade performance to an unacceptable level, take up too much memory or only be required for debugging purposes. For this reason the Ethernet HAL has been designed in such a way that it can be easily configured to remove unused features, a number of optional features may be enabled and/or disabled through the ETH\_CFG.H file:

- –ETH device number checking
- Initialisation check on API calls

Additionally further options which affect the Ethernet HAL may be present in the System HAL. Depending on the actual system in question these, or other, options may be available:

- -On the fly peripheral clock changing
- -Initial interrupts numbers/priorities settings
- -ETH physical interface (GPIO) configuration

The System HAL User Guide should be available from the same source as this document, please refer to it for more details on the available settings and features.

# 4.2 Ethernet Driver HAL configuration parameters

# 4.2.1 ETH\_CFG\_DEV\_CHK macro

#define ETH\_CFG\_DEV\_CHK

Defined in: eth\_cfg.h

Ethernet device check, this define selects whether device ID checking will be performed in the Ethernet HAL API functions. Disabling this feature will result in less code being generated. This checking is normally used when the h/w supports more than one similar module.



1

Enable the feature

0

Disable the feature

### 4.2.2 ETH CFG INIT CHK macro

#define ETH\_CFG\_INIT\_CHK

Defined in: eth\_cfg.h

Ethernet initialization check, this define checks if the HAL has been initialized before executing. Disabling this feature will result in less code being generated. This also acts as a safe guard mechanism

1

Enable the feature

0

Disable the feature

# 4.2.3 ETH\_CFG\_STAT\_LOG macro

#define ETH\_CFG\_STAT\_LOG

Defined in: eth\_cfg.h

Ethernet log statistics enable, this define selects whether the ETH HAL should maintain a log of successfully received/transmitted frames and frames with errors on each peripheral it controls. This allows application software to validate the reliability of the connection.

If this is disabled, then driver handles the interrupt which are critical to RX and TX.



Disabling this feature will result in smaller code and less data.

1

Enable the feature

0

Disable the feature

# 4.2.4 ETH\_CFG\_USE\_CAM macro

#define ETH\_CFG\_USE\_CAM

Defined in: eth cfg.h

This define select whether the CAM feature should be included or excluded from the driver code. By using CAM the application would be accept or reject the frames from the particular PHY devices by programming the corresponding MAC address into CAM. CAM also provides the facilities like accepting/reject unicast, multicast or broadcast frames.

1

Enable the feature

0

Disable the feature

#### 4.3 API Function Exclusion

If certain API functions are not required then they may be removed in order to reduce code size. In the HAL distribution all the API functions will be included by default, in order to remove an API function the relevant define should located and value is



changed from 1 to 0. This sections detail defines which are available to exclude API functions from the HAL. Set Macro value as 1 to include corresponding function code. Setting the value zero not to include the function code

# 4.3.1 ETH\_CFG\_FUNC\_TERMINATE macro

#define ETH\_CFG\_FUNC\_TERMINATE

Defined in: eth cfg.h

This controls whether or not the ETH\_terminate\_dev API function is included.

1

Include the function code in driver code

0

Exclude the function code from driver code

# 4.3.2 ETH\_CFG\_FUNC\_ABORT macro

#define ETH\_CFG\_FUNC\_ABORT

Defined in: eth cfg.h

This controls whether or not the ETH abort API function is included.

1

Include the function code in driver code

0





# 4.3.3 ETH\_CFG\_FUNC\_STATUS macro

#define ETH\_CFG\_FUNC\_STATUS

Defined in: eth\_cfg.h

This controls whether or not the ETH status dev API function is included.

1

Include the function code in driver code

0

Exclude the function code from driver code

# 4.3.4 ETH\_CFG\_FUNC\_CONTROL macro

#define ETH\_CFG\_FUNC\_CONTROL

Defined in: eth\_cfg.h

This controls whether or not the ETH\_control\_dev API function is included.

1

Include the function code in driver code

0



### 4.3.5 ETH\_CFG\_FUNC\_READ macro

#define ETH\_CFG\_FUNC\_READ

Defined in: eth\_cfg.h

This controls whether or not the ETH\_read API function is included. Application cannot read the data received from PHY medium if this feature is disabled.

1

Include the function code in driver code

0

Exclude the function code from driver code

# 4.3.6 ETH\_CFG\_FUNC\_WRITE macro

#define ETH\_CFG\_FUNC\_WRITE

Defined in: eth\_cfg.h

This controls whether or not the ETH\_write API function is included. Application cannot send data to PHY medium if this feature is disabled.

1

Include the function code in driver code

0



# 4.3.7 ETH\_CFG\_FUNC\_CTRL\_MAC macro

#define ETH\_CFG\_FUNC\_CTRL\_MAC

Defined in: eth\_cfg.h

This controls whether or not the ETH\_ctrl\_mac API function is included. By disabling this feature the application is not able to change the MAC configuration at run time.

1

Include the function code in driver code

0

Exclude the function code from driver code

# 4.3.8 ETH\_CFG\_FUNC\_CTRL\_CAM macro

#define ETH\_CFG\_FUNC\_CTRL CAM

Defined in: eth\_cfg.h

This controls whether or not the ETH\_ctrl\_mac\_cam API function is included. The application cannot add the MAC addresses and change the configuration settings at run time if this feature is disabled.

1

Include the function code in driver code

0



# 4.3.9 ETH\_CFG\_FUNC\_CTRL\_MAC\_TX macro

#define ETH\_CFG\_FUNC\_CTRL\_MAC\_TX

Defined in: eth\_cfg.h

This controls whether or not the ETH\_ctrl\_mac\_tx API function is included. If this feature is disabled the application cannot change the MAC TX configuration settings during run time.

1

Include the function code in driver code

0

Exclude the function code from driver code

# 4.3.10 ETH\_CFG\_FUNC\_CTRL\_MAC\_RX macro

#define ETH\_CFG\_FUNC\_CTRL\_MAC\_RX

Defined in: eth\_cfg.h

This controls whether or not the ETH\_ctrl\_mac\_rx API function is included. If this feature is disabled the application cannot change the MAC receiver configuration settings during run time.

1

Include the function code in driver code

0



# 4.3.11 ETH\_CFG\_FUNC\_CTRL\_MAC\_PHY macro

#define ETH\_CFG\_FUNC\_CTRL\_MAC\_PHY

Defined in: eth\_cfg.h

This controls whether or not the ETH\_ctrl\_mac\_phy API function is included. Application may not able to program the PHY devices at run time if this feature is disabled.

1

Include the function code in driver code

0

Exclude the function code from driver code

# 4.3.12 ETH\_CFG\_FUNC\_CTRL\_TB macro

#define ETH\_CFG\_FUNC\_CTRL\_TB

Defined in: eth\_cfg.h

This controls whether or not the ETH\_ctrl\_tb API function is included. To change the threshold codes at run time this feature has to be enabled.

1

Include the function code in driver code

0



# 4.3.13 ETH\_CFG\_FUNC\_CTRL\_DMUR macro

#define ETH\_CFG\_FUNC\_CTRL\_DMUR

Defined in: eth\_cfg.h

This controls whether or not the ETH\_ctrl\_dmur API function is included. By disabling this feature the application may not be able to change the DMUR endian and alignment modes at run time.

1

Include the function code in driver code

0

Exclude the function code from driver code

# 4.3.14 ETH\_CFG\_FUNC\_CTRL\_DMUT macro

#define ETH\_CFG\_FUNC\_CTRL\_DMUT

Defined in: eth\_cfg.h

This controls whether or not the ETH\_ctrl\_dmut API function is included. The application is not able to change the endian mode at run time if this feature is disabled.

1

Include the function code in driver code

0

Exclude the function code from driver code

# Ethernet driver initialization parameters

The application or user may configure the driver initialization parameters. These parameters can be changed at run time provided the corresponding IOCTL function is



included in driver. This can be done by enabling defines ETH\_CFG\_FUNC\_CTRL\_xx.

### 4.3.15 ETH\_CFG\_FULLDUPLEX macro

#define ETH\_CFG\_FULLDUPLEX

Defined in: eth\_cfg.h

Full duplex - Receive and transmit data simultaneously

Half duplex - Either receive or transmit data at a specified time.

1

Enable the full duplex feature

0

Enable half duplex feature

# 4.3.16 ETH\_CFG\_MAC\_LOOPBACK macro

#define ETH\_CFG\_MAC\_LOOPBACK

Defined in: eth\_cfg.h

In MAC loop back mode the frames transmitted at MAC TX will be received at MAC RX. The data won't be propagated through the PHY device. This feature mainly used for debugging the Ethernet controller. This feature would be enabled when Ethernet controller operates in full duplex mode.

1

Enable the feature

0

Disable the feature



### 4.3.17 ETH\_CFG\_PHYDEV\_LOOPBACK macro

#define ETH CFG PHYDEV LOOPBACK

Defined in: eth\_cfg.h

In PHY device loop back mode the frames transmitted at MAC TX will be received at MAC RX. The data will be propagated through the PHY device. This feature mainly used for debugging the Ethernet controller including PHY device. This feature would be enabled when Ethernet controller operates in full duplex mode.

Enable the feature

O

Disable the feature

# 4.3.18 ETH CFG SPEED macro

#define ETH\_CFG\_SPEED

Defined in: eth\_cfg.h

By default Ethernet controller support both 100Mbps and 10Mbps modes. This configuration value is used to configure the PHY device which is attached to Ethernet controller.

1 100Mbps mode

0

10Mbps mode



# 4.3.19 ETH\_CFG\_USE\_PAUSE macro

#define ETH CFG USE PAUSE

Defined in: eth\_cfg.h

This feature is used to send control frame when the device operates in full duplex mode. If this feature is enabled the driver will send PAUSE when there are no resources(data buffers) to receive the incoming data. If this feature is enabled the address (01-80-C2-00-00-01) is programmed into CAM (ETH\_CFG\_MACADDRS0) to use as destination address for PAUSE. The ETH\_CFG\_MACADDRS2 will be a source address.

1

Feature is enabled

0

Feature is disabled

# 4.3.20 ETH\_CFG\_PAUSE\_TIME macro

#define ETH\_CFG\_PAUSE\_TIME

Defined in: eth\_cfg.h

The first 2 most significant bytes indicate the length of pause control frame, ranges from 0x00 to 0xFFFF. This length is used in pause control frame.

The length of pause is measured in quanta, which is equal to 512 bit times.

# 4.3.21 ETH\_CFG\_USE\_CAM macro

#define ETH CFG USE CAM

Defined in: eth cfg.h

This feature is used to filter the incoming frames on basis of destination address encoded in received frame header with the MAC address in CAM table.

The user can program the desired MAC addresses in CAM.



1

Feature is enabled

0

Feature is disabled

### 4.3.22 ETH CFG NEGATIVECAM macro

#define ETH\_CFG\_NEGATIVECAM

Defined in: eth\_cfg.h

The MAC controller will reject the frame which CAM recognizes and accept the other frames. This feature has an effect when CAM is enabled.

1

Reject the frames which are CAM recognizes, accept others

0

Accept all frames, which is recognized by CAM

# 4.3.23 ETH\_CFG\_UNICAST macro

#define ETH CFG UNICAST

Defined in: eth cfg.h

Accept all frames with the destination address of a single host. When this feature is enabled CAM does not have any effect on unicast frames. When this feature is disabled and CAM is enabled, controller will accept the frames which are recognized by CAM.

1

Accept all unicast frames.



0

Accept the frames which are recognized by CAM, provided CAM is enabled

### 4.3.24 ETH CFG MULTICAST macro

#define ETH\_CFG\_MULTICAST

Defined in: eth\_cfg.h

Accept all the frames which have the multicast address as destination address irrespective of CAM table.

1

Accept all frames with multicast address as destination address

0

Reject multicast frames

# 4.3.25 ETH\_CFG\_BROADCAST macro

#define ETH\_CFG\_BROADCAST

Defined in: eth\_cfg.h

Accept all the frames which have the broadcast address as destination address irrespective of CAM table.

1

Accept all frames with broadcast address as destination address

0

Reject broadcast frames



### 4.3.26 ETH\_CFG\_MACADDR\_STRT\_LOC macro

#define ETH CFG MACADDR STRT LOC

Defined in: eth\_cfg.h

Starting location of MAC addresses which are programmed into CAM. If the pause feature is enabled then this value should be zero. The sum of ETH\_CFG\_MACADDR\_STRT\_LOC ranges from 0x0 to 0x13.

### 4.3.27 ETH CFG NUM OF MACADDR macro

#define ETH CFG NUM OF MACADDR

Defined in: eth cfg.h

The user can program up to 20 MAC addresses including the pause control address fields. If the pause feature is not used then the user can program up to 20 MAC addresses to filter the receiving frames from PHY medium. Ranges from 0x1 to 0x14 The sum of ETH\_CFG\_MACADDR\_STRT\_LOC and ETH\_CFG\_NUM\_OF\_MACADDR should be less than or equal to 0x14.

# 4.3.28 ETH\_CFG\_ENBL\_MACADDRS macro

#define ETH\_CFG\_ENBL\_MACADDRS

Defined in: eth cfg.h

The following define is used to enable the MAC addresses programmed into CAM. Each bit value corresponds to one MAC address i.e.

The MAC address 0 corresponds to least significant bit of ETH\_CFG\_ENBL\_MACADDRS.

The MAC address 1 corresponds to second least significant bit of ETH\_CFG\_ENBL\_MACADDRS.

The MAC address 2 corresponds to third least significant bit of ETH\_CFG\_ENBL\_MACADDRS.

# 4.3.29 ETH\_CFG\_ADDPAD macro

#define ETH\_CFG\_ADDPAD

Defined in: eth\_cfg.h



If ETH\_CFG\_ADDPAD is enabled the MAC TX controller will add the pad automatically, when the transmitted frame size less is than 64 bytes.

1

Enable the feature

n

Disable the feature

### 4.3.30 ETH\_CFG\_ADDCRC macro

#define ETH CFG ADDCRC

Defined in: eth cfg.h

MAC TX controller will calculate and append the CRC to the out going frame.

1

Enable the feature

0

Disable the feature

# 4.3.31 ETH\_CFG\_XDEFER macro

#define ETH CFG XDEFER

Defined in: eth\_cfg.h

MAC TX controller will check for excessive delays for the out going frame.

1

Enable the feature

0

Disable the feature

# 4.3.32 ETH\_CFG\_SQECHECK macro

#define ETH CFG SQECHECK

Defined in: eth cfg.h

MAC TX controller will check for Signal Quality Error in 10Mbps mode

1

Enable the feature

0



Disable the feature

# 4.3.33 ETH\_CFG\_RCVSHORT macro

#define ETH CFG RCVSHORT

Defined in: eth cfg.h

MAC receive controller will accept the frames with frame length less than 64 bytes.

1

Enable the feature

0

Disable the feature

### 4.3.34 ETH\_CFG\_RCVLONG macro

#define ETH\_CFG\_RCVLONG

Defined in: eth\_cfg.h

MAC RX controller will accept the frames with frame length more than 1518 bytes and long frame received interrupt won't be occurred upon receiving long frames.

1

Enable the feature

0

Disable the feature

# 4.3.35 ETH\_CFG\_STRIPCRC macro

#define ETH CFG STRIPCRC

Defined in: eth cfg.h

MAC RX controller will strip the CRC from received frames before it storing on system memory.

1

Enable the feature

Λ

Disable the feature



### 4.3.36 ETH\_CFG\_PASSCTRLPKTS macro

#define ETH CFG PASSCTRLPKTS

Defined in: eth cfg.h

MAC controller will pass the received control frames to the upper layers(Logical Link

Control layer).

1

Enable the feature

0

Disable the feature

# 4.3.37 ETH\_CFG\_NOTCHECKCRC macro

#define ETH CFG NOTCHECKCRC

Defined in: eth cfg.h

MAC RX controller will not check the CRC of received frames.

1

Enable the feature

0

Disable the feature

# 4.3.38 ETH\_CFG\_AUTONEGOTIATE macro

#define ETH\_CFG\_AUTONEGOTIATE

Defined in: eth cfg.h

Auto-negotiation is a mechanism that enables devices to negotiate the SPEED and MODE (duplex or half-duplex) of an Ethernet Link. This bit can be set provided the PHY device also support this feature.

1

Enable the feature

0

Disable the feature

This feature is not supported in this version.



# 4.3.39 ETH\_CFG\_TBFTC macro

#define ETH CFG TBFTC

Defined in: eth cfg.h

The Transmit Buffer forward threshold code determines number of buffer locations which must be filled before protocol machines (e.g. Ethernet MAC) start transmission/segmentation. Nevertheless, the Transmit Buffer forwards data packets to the protocol machine as soon as an entire packet or the end of a packet is stored in the Transmit Buffer

O

Correspond to 1 DWORD

1

Correspond to 4 DWORDS

2

Correspond to 8 DWORDS

3

Correspond to 12 DWORDS

4

Correspond to 16 DWORDS

5

Correspond to 24 DWORDS

6

Correspond to 32 DWORDS

7

Correspond to 40 DWORDS

# 4.3.40 ETH\_CFG\_TBRTC macro

#define ETH CFG TBRTC

Defined in: eth\_cfg.h

The internal Transmit Buffer has a programmable number of buffer locations per channel. When number of free locations reaches Transmit Buffer refill threshold, internal Transmit Buffer requests new data from the DMUT.

0

Correspond to 1 DWORD

1





Correspond to 4 DWORDS

2

Correspond to 8 DWORDS

3

Correspond to 12 DWORDS

4

Correspond to 16 DWORDS

5

Correspond to 24 DWORDS

6

Correspond to 32 DWORDS

7

Correspond to 40 DWORDS

### 4.3.41 ETH\_CFG\_BUFFSIZE macro

#define ETH\_CFG\_BUFFSIZE

Defined in: eth\_cfg.h

The Transmit Buffer size configures the number of internal Transmit Buffer locations for a particular channel. Buffer locations will be allocated on command transmit init and released after command transmit off.

The sum of transmit forward threshold and the transmit refill threshold must be smaller than the internal buffer size.

Ranges from 0x00 to 0xFF

# 4.3.42 ETH\_CFG\_DMUR\_ENDIAN macro

#define ETH CFG DMUR ENDIAN

Defined in: eth\_cfg.h

Data Management Unit Receive will store the received frame in big/little endian mode.

0

Little endian

1

Big endian



### 4.3.43 ETH\_CFG\_DMUT\_ENDIAN macro

#define ETH\_CFG\_DMUT\_ENDIAN

Defined in: eth cfg.h

Data Management Unit Transmit will transmit the frames in big/little endian mode.

n

Little endian

1

Big endian

# 4.3.44 ETH CFG DMUR DESC NUM macro

#define ETH\_CFG\_DMUR\_DESC\_NUM

Defined in: eth cfg.h

The number of descriptors and data buffers is maintained by DMUR. Each descriptor will be associated with one data buffer.

# 4.3.45 ETH\_CFG\_DMUR\_DBUFF\_SIZE macro

#define ETH\_CFG\_DMUR\_DBUFF\_SIZE

Defined in: eth\_cfg.h

Size of data buffers which are associated with DMUR descriptor. It is recommended that each data buffer size is good enough to receive complete frame, it will save the execution time. Note that the device handles the status (CRC, frame status) of frame based protocols (Ethernet) internally in the same way as payload data. Therefore, byte number should include four bytes more than the maximum length of incoming frames.

# 4.3.46 ETH\_CFG\_DMUT\_DESC\_NUM macro

#define ETH\_CFG\_DMUT\_DESC\_NUM

Defined in: eth\_cfg.h

The number of descriptors is maintained by DMUT. One descriptor is not being used actively, to make the ISRs re-entrant.



Cache memory usage for Ethernet LLD

# 5 Cache memory usage for Ethernet LLD

The usage of the Cache memory is not recommended for the device with BAstep, it is STILL possible to use CACHE memory on TC1130 BA-step, as long as DMI12 workaround is switched ON with GNU Compiler options.(But this is not recommended)

With Tasking compiler, it is not possible to use CACHE memory on TC1130 BA-step, because there is no workaround available.

With TC1130 BB-step, ALL compilers can be used. Especially for GNU compiler, workaround DMI12 should be disabled, so that the performance is not reduced by the workaround.

To use the cache memory along with Ethernet LLD following changes are required as stated below

#### 1. ETH\_CFG.h file

Define ETH\_CFG\_USE\_CACHE to use the cache memory, this definition is used to place the DMUR and DMUT API definitions in cache memory location. Failing to do this may lead to unexpected results. This definition would not show any effect when Tasking compiler is used.

#define ETH\_CFG\_USE\_CACHE

#### Loader script

Define the cache segment in MEMORY block as shown below cache cram (awx!p):org = 0x80000000, len = 512K

cache\_cram --> the memory block name (user defined)
(awx!p) --> loader script memory control flags
0x80000000 --> cache memory segment address
512k --> length of cache memory segment

SECTIONS area need to be updated as shown below

. = 0x80000000 ; .eth\_cache ALIGN(32) :



# Cache memory usage for Ethernet LLD

```
{
    *(.bss.32align.*)
} > cache_cram
```

.= 0x80000000

need to be defined to place the definitions of DMUR and DMUT APIs in cache memory segment.

The italic and highlighted portion is the code need to be updated in the corresponding files as explained above.



# 6 Application Examples

This section presents a number of simple example applications using the Ethernet HAL which cover the most commonly be used Ethernet HAL API functions.

# 6.1 Example illustrating the initialisation and basic operation of the driver

This example explains how to write applications to

- initialize the LLD by calling ETH initialise dev()
- enable global Interrupts by calling ENABLE GLOBAL INTERRUPT()
- register the transmit and receive callback functions
- Receive Callback Function. This will be called when a packet is received by the driver. The application is required to copy the data from the driver's buffer to its own buffer, in the callback function.
- Transmit Callback Function. This will be called when the hardware has transmitted a packet. The application Can now re-use / free the buffer in the callback function.
- transmit packets by calling ETH\_write() API. This application first creates an ARP packet to send out & then calls ETH\_write() to send the packet on the wire. An ARP packet was selected so as to give the user a 'feel' of an ethernet packet. Normally the TCP/IP stack takes care of this.
- receive packets. The receive callback function is called when the driver receives a packet. This application copies the data in its own buffer.

```
/* Include files */
#include "ETH_API.H"
#include "SYS_API.H"
#ifindef IFX_COMPILER_GNU
#include <string.h>
#endif

#define ARP_PKT_LEN 64
#define ETH_MTU_SIZE 1500
/*
The ETHERNET_DEVICE is the device number used in calling the API functions.
*/
#define ETHERNET_DEVICE 0
```



```
/* Number of frames which could not be transmitted by the DMUT*/
IFX UINT32 tx frames dropped = 0;
/* Number of frames which were transmitted successfully */
IFX UINT32 tx frames = 0;
/* Number of packets that were received successfully */
IFX UINT32 rx packets= 0;
/* Data buffer where the rxed data will be copied into */
IFX UINT8 rx data[1500];
/* The "data" portion of the pkt to be transmitted. This is just an example provided here
to illustrate the formation of an ethernet packet. This data may be changed to suit the
user's requirements */
IFX UINT8 tx pktdata[] = \{0x00, 0x01, 0x08, 0x00, 0x06, 0x04, 0x00, 0x06, 0x
                                             0x01, 0x00, 0x08, 0xA1, 0x3E, 0x9E, 0xD5,
                                             0xC1, 0xAC, 0x44, 0x02, 0x00, 0x00, 0x00,
                                             0x00, 0x00, 0x00, 0xC1, 0xAC, 0x44, 0x01,
                                             0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
                                             0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
                                             0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
                                             0x00}:
/* The data buffer containing the tx pkt to be transmitted */
IFX UINT8 tx buf[ARP PKT LEN];
/* The transmit callback function prototype */
void App tx cb(ETH TRANSFER *sent buff);
/*
Prototype of the receive callback function which is registered by the application. This
function is called by the driver when packets are received.
```



The function takes a pointer to the ETH\_TRANSFER structure. The driver passes the pointer to the data received in the ETH\_buffer field of the structure. The application should copy the data pointed to by ETH buffer in a locally allocated buffer.

The application SHOULD NOT release the memory pointed to by the ETH\_buffer pointer.

```
*/
void App rcv cb(ETH TRANSFER *rcv frm);
/* Declare an array to receive the data */
IFX UINT8 ETH rx data[RX DATA BUF SIZE];
/* This function performs a byte wise copy from source to dest */
void *copy(void *dest, const void *src, IFX UINT32 len);
/*
Main() function which initializes the driver.
*/
int main()
 ETH COM PARAMS ETH params;
 IFX UINT8 ETH count = 0;
 ETH TRANSFER ETH transdata;
/* Initialise the Ethernet controller */
 ETH initialise dev(ETHERNET DEVICE, &ETH params);
/*Enable Global Interrupts */
ENABLE GLOBAL INTERRUPT();
/* Register the application call back function by a call to the read API. */
 ETH read(ETHERNET DEVICE, App rcv cb);
/* Make a ethernet frame to transmit */
/* Store the destination address. Let the destination address be 00:08:A1:3E:9E:D5 */
```



```
tx buf[0] = 0x00;
 tx buf[1] = 0x08:
 tx buf[2] = 0xA1;
 tx buf[3] = 0x3E;
tx buf[4] = 0x9E;
 tx buf[5] = 0xD5;
/* Store the source address. Let the source address be 00:08:00:0B:19:34. This may be
changed to suit the user's requirements */
*/
 tx buf[6] = 0x00;
 tx buf[7] = 0x08:
 tx buf[8] = 0x00:
 tx buf[9] = 0x0B;
 tx buf[10] = 0x19;
 tx buf[11] = 0x34;
/* Store the protocol type. ARP in this case */
tx buf[12] = 0x08:
tx buf[13] = 0x06;
/* User data in the IP packet */
 copy(&tx buf[14],tx pktdata,50);
/* Give a delay for the autonegotiation to complete */
 delay();
/* Transmit the packet, say 100 times */
 for(i = 0; i < 100; i++)
  ETH transdata.ETH buffer = tx buf;
  ETH transdata.ETH buffer size = ARP PKT LEN;
  if((ETH write(0, &ETH transdata)) != ETH SUCCESS)
  {
   tx frames_dropped++;
```



```
}
 }
  /* Loop infinitely so that we keep on receiving packets */
 while(1);
}
/* The Application receive call back function */
void App rcv cb(ETH TRANSFER *rcv frm)
{
 IFX_UINT32 len;
 len = rcv frm->ETH buffer size;
 /* Check if we have received a complete frame.
 If so increment counter to update statistics.
 */
 if(rcv frm->ETH return num.ETH fe == 1)
 {
  rx packets++;
  copy(rx data,rcv frm->ETH buffer,len);
 }
}
void App tx cb(ETH TRANSFER *sent buff)
 tx frames++;
}
void *copy(void *dest, const void *src, IFX UINT32 len)
{
 IFX UINT8 *dstp = (IFX UINT8*)dest;
 IFX UINT8 *srcp = (IFX UINT8*) src;
 IFX UINT32 i;
 for (i = 0; i < len; ++i)
  dstp[i] = srcp[i];
```



```
}
return dest;
}
```

### 6.2 Example illustrating the programming of the CAM at run time.

```
Suppose the following MAC addresses have to be programmed
0x123456789ABC and
0x010203040506
at location 4 in the CAM.
# define ETHERNET DEVICE 0
main()
{
 ETH COM PARAMS ETH params;
 ETH TRANSFER ETH transdata;
/* Program the MAC addresses in an array */
 IFX UINT32 ETH macaddr[] = \{0x12345678,0x9abc0102,0x03040506\};
 ETH CAM CTRL ETH cam prog;
 /* Initialise the driver */
 ETH initialise dev(ETHERNET DEVICE, &ETH params);
/*Enable Global Interrupts */
 ENABLE GLOBAL INTERRUPT();
 /* Update the fields of the ETH_COM_PARAMS structure */
 ETH cam prog.command = ETH ADD MAC ADDR;
 ETH cam prog.data.mac addr data.mac addrs
                                                   = ETH macaddr;
 ETH_cam_prog.data.mac_addr_data.no_of_mac_addrs = 2;
 ETH cam prog.data.mac addr data.start mac addr
                                                   = 4:
 /* Call the Control CAM API to program the CAM */
```



```
if(ETH_ctrl_cam(ETHERNET_DEVICE, &ETH_cam_prog) == ETH_ERR)
{
    /* Handle error */
}
/* Do other processing here....*/
}
```

### 6.3 Example illustrating the use of the 'fe' bit in the receive path

When a complete Ethernet frame cannot fit into a receive buffer, the driver sends the received data to the application in more than one buffers. The driver indicates the end of a frame to the application by setting the 'fe' bit in the ETH\_return\_num field of the ETH\_transfer structure.

```
# define ETHERNET DEVICE 0
/* Receive call back function */
void App rcv cb(ETH TRANSFER *rcv frm);
/* The RX DATA BUF SIZE is for defining the size of the buffer that is allocated to copy
the data to which is received.
*/
#define RX DATA BUF SIZE 1536
/* Declare an array to receive the data */
IFX UINT8 ETH rx data[RX DATA BUF SIZE];
main()
{
 ETH COM PARAMS ETH params;
 ETH TRANSFER ETH transdata:
 /* Initialise a pointer to the beginning of the receive data buffer */
 IFX UINT8 *ETH rxdata ptr = ETH rx data;
 /* Initialise the driver */
 ETH initialise dev(ETHERNET DEVICE, &ETH params);
 /*Enable Global Interrupts */
```



#### ENABLE\_GLOBAL\_INTERRUPT();

```
/* Register the application call back function by a call to the read API. */
 ETH read(ETHERNET DEVICE, App rcv cb);
 /* Do other processing here....*/
 /* Loop infinitely so that we keep on receiving packets */
 while(1);
}
/* The Application receive call back function */
void App rcv cb(ETH TRANSFER *rcv frm)
 IFX UINT8 count;
  /* Copy the data from the driver buffer to the applications buffer
     Advance the ETH rxdata ptr as we receive data and when the FE bit is set.
     a complete ethernet frame has been copied by the application */
  for(count = 0; count < rcv frm->ETH buffer size; count++)
    ETH rxdata ptr++ = rcv frm->ETH buffer[count];
  }
 /* Check for the FE bit */
 if(rcv frm->ETH return num.ETH fe == 1)
 {
    /* We have received a complete ethernet packet */
    /* Now we have to use another buffer to store the data received or -
      as in this case we are re-cycling the buffer. So we set ETH rxdata ptr
     to the beginning of the same buffer. This might not make too much
     sense, all we are illustrating is the use of the 'fe' bit.
   */
    ETH rxdata ptr = ETH rx data;
 }
```



}

### 6.4 Changing communication parameters + GPIO cfg example

The Interrupt priorities and the GPIO Port allocations are configured through the SYS CFG.H file.

To configure the ports the following parameters have to be programmed:

Peripheral Module - Name of the macro which includes the name of the peripheral and the port line (Transmit/Receive).

Port - Port Number.

Pin - Bit Number in the Port.

Dir - Value of the bit in the Dir register.

Alt0 - Value of the bit in the Altsel0 register.

Alt1 - Value of the bit in the Altsel1 register.

Od - Value of the bit in the Open Drain register.

Pullsel - Value of the bit in the Pull up/Pull down selection register.

Pullen - Value of the bit in the Pull up/Pull down enable register.

The user may use -1, to indicate an unused (or dont care ) value.

The user may not change the name of the macros in the SYS\_CFG.H.

Example:

Peripheral Module Port Pin Dir Alt0 Alt1 Od Pullsel Pullen #define SYS\_GPIO\_ETH\_TX0 1, 0, 1, 0, -1, -1, -1

In the exaple given above the macro SYS\_GPIO\_ETH\_TX0 defines the following configuration :

Peripheral Module - Ethernet

Port - 1

Pin - 0

Dir - 1

Alt0 - 1

Alt1 - 0

Od - Not Used

Pullsel - Not Used

Pullen - Not Used



### 6.5 Application note on the disabling of interrupts in the Interrupt Service Routine

From the hardware perspective, an Interrupt Service Routine(ISR) is entered with the interrupt system globally disabled. The Low Level Driver(LLD) does not enable global interupt in the ISR as the LLD ISRs are kept short. Most LLD ISRs invoke a callback function that was registered by the application. If required, the application may enable global interrupts (by calling ENABLE\_GLOBAL\_INTERRUPT()) at the beginning of the ISR callback function.

Application Note for the MAC Controller

According to the IEEE Reference Model, the data link layer is split up into two sublayers: Logical Link Control (LLC) and Media Access Control (MAC).

The LLC layer functions are:

On transmission, assemble data into frames with address and CRC fields.

On reception, disassemble frame, perform address recognition and CRC validation. As shown in the figure above the Low level driver and the MAC Controller are in the MAC layer, hence the encapsulation of the Ethernet frame is the responsibility of the "layer" above the driver. Normally this is taken care of by the Operating System (eg. eLinux). The driver is designed like this as this is the interface expected by the OS.

The MAC Address is a 48 bit address which is unique to a particular NIC (Network Interface Card), and is obtained by the NIC manufacturer from the IEEE. The user of the TC1130 chip will normally design a board with an appropriate memory layout, so that the MAC address for that board can be stored in a PROM or ROM along with other configuration information. The MAC address would be accessible to the application code and/or to the higher layer protocol at a defined memory location. The user may also choose to implement an access / wrapper function to return the MAC address.

In case of TC1130 Triboard as this is only a reference design, there is no special arrangement provided for storing/ accessing teh MAC address. The user's application software is responsible for the MAC Address - either as a #define (sufficient for prototypes or demo programs), or by allocating a special memory location in the FLASH or EEPROM.

In the receive path, a complete ethernet frame is delivered to the "layer" above the driver. The user can configure the driver to either strip off the CRC, at the hardware or leave it intact.

The user should program the MAC Address of the devices, from which he wishes to receive data from, in the CAM. The driver can be configured to receive broadcast, multicast and unicast data by setting the appropriate CFG macros as described in the section 3 of this document.



#### **Related Documentation**

## 7 Related Documentation

Infineon Technologies HAL/Device Driver Software Suite Overview Ethernet LLD design document version 2.0 TC1130 System Manual TC1130 Peripheral Manual

This documents should be available from the same source as this User Manual.



# Appendix A - Infineon IFX types

# 8 Appendix A - Infineon IFX types

To overcome the problem of the size of data types changing between different compilers the HAL software modules use IFX types. These are defined in a file called COMPILER.H which is generated for each compiler that is supported. **Table** presents these IFX types.

Table 1 Table of IFX Data Types

| IFX_UINT8    | Unsigned 8 bit integer           |
|--------------|----------------------------------|
| IFX_UINT16   | Unsigned 16 bit integer          |
| IFX_UINT32   | Unsigned 32 bit integer          |
| IFX_SINT8    | Signed 8 bit integer             |
| IFX_SINT16   | Signed 16 bit integer            |
| IFX_SINT32   | Signed 32 bit integer            |
| IFX_VUINT8   | Unsigned 8 bit volatile integer  |
| IFX_VUINT16  | Unsigned 16 bit volatile integer |
| IFX_VUINT32  | Unsigned 32 bit volatile integer |
| IFX_VSINT8   | Signed 8 bit volatile integer    |
| IFX_VSINT16  | Signed 16 bit volatile integer   |
| IFX_VSINT32  | Signed 32 bit volatile integer   |
| IFX_SFLOAT   | Signed flaot                     |
| IFX_STINT8   | Signed static 8 bit integer      |
| IFX_STINT16  | Signed static 16 bit integer     |
| IFX_STINT32  | Signed static 32 bit integer     |
| IFX_STUINT8  | Unsigned static 8 bit integer    |
| IFX_STUINT16 | Unsigned static 16 bit integer   |
| IFX_STUINT32 | Unsigned static 32 bit integer   |



## 9 Appendix B - The System HAL

This appendix presents a brief description of the ASC related settings and options available in the System HAL.

### 9.1 SYS HAL Configurable Parameters

This section defines the configurable parameters of the SYS HAL - interrupts, GPIO ports, and the clock. The user may change only the value associated with the macros to suit application requirements. However, the user may NOT change the name of the macro.

### 9.1.1 System Clock Frequency

The clock must be operational before the controller can function. This clock is connected to the peripheral clock control registers, so changing the value of this clock frequency will affect all peripherals. The individual peripherals can scale down this frequency according to their requirements, for more details please refer to the corresponding user guide documents.

### 9.1.1.1 SYS\_CFG\_USB\_DEVICE\_ENABLE macro

#define SYS\_CFG\_USB\_DEVICE\_ENABLE

Defined in: SYS\_CFG.H

User needs to configure whether the USB device has been used.

1

Equate this macro to 1 if onchip USB device is used.

0

Equate this macro to 0 if usb device is not used (default).

## 9.1.1.2 SYS\_CFG\_USB\_ONCHIP\_CLK macro

#define SYS\_CFG\_USB\_ONCHIP\_CLK

Defined in: SYS CFG.H

User can configure the USB clock generation logic whether it internal or external. If clock is external, it will be derived from pin P4.0.

1

Equate this macro to 1 for internal clock generation

0

Equate this macro to 0 for external clock generation

User Guide 107 v2.4, 24 Jan 2006



### 9.1.1.3 SYS\_CFG\_USB\_CLK\_DIVISOR macro

#define SYS CFG USB CLK DIVISOR

Defined in: SYS CFG.H

User needs to configure the USB clock ratio based upon the USB clock frequency. Since clock frequency can be either 48 MHZ, 96 or 144 MHZ, the ratio can 1, 2 or 3 respectively.

#### 9.1.1.4 SYS\_CFG\_OSC\_FREQ macro

#define SYS\_CFG\_OSC\_FREQ

Defined in: SYS\_CFG.H

User has to configure this with external applied frequency.

### 9.1.1.5 SYS\_CFG\_CLK\_MODE macro

#define SYS CFG CLK MODE

Defined in: SYS CFG.H

User needs to configure this macro to any one of the following clock operation mode.

0

Direct drive (CPU clock directly derived from external applied frequency, N, P, and K values are not considered).

1

PLL mode (N, P, K values will be considered to derive CPU clock frequency from external frequency)

2

VCO bypass/pre-scalar mode (N value not considered to derive CPU clock from external frequency).

## 9.1.1.6 SYS\_CFG\_FREQ\_SEL macro

#define SYS\_CFG\_FREQ\_SEL

Defined in: SYS\_CFG.H

This define decide the frequency ration between CPU and system, this is independent from the clock mode selection(SYS CFG CLK MODE).

0



Ratio of fcpu/fsys is 2.

1

Ratio of fcpu/fsys is 1 i.e. fcpu = fsys.

### 9.1.1.7 SYS CFG KDIV macro

#define SYS\_CFG\_KDIV

Defined in: SYS\_CFG.H

User has to configure this with a value ranges from 1 to 16, used for both PLL and VCO

bypass modes.

### 9.1.1.8 SYS\_CFG\_PDIV macro

#define SYS\_CFG\_PDIV

Defined in: SYS\_CFG.H

User has to configure this with a value ranges from 1 to 8, used for both PLL and VCO

bypass modes.

## 9.1.1.9 SYS\_CFG\_NDIV macro

#define SYS\_CFG\_NDIV

Defined in: SYS CFG.H

User has to configure this with a value ranges from 1 to 128, used only for PLL mode.

Comments

Advisable value range is 20 to 100.

## 9.1.1.10 SYS\_CFG\_FIX\_TC1130A\_BUG macro

#define SYS\_CFG\_FIX\_TC1130A\_BUG

Defined in: SYS\_CFG.H

User can use this definition for software workaround done for TC1130A at system driver and not at module level.

1

Enbale software work-around for hardware bug fixes.

0



Disbale software work-around for hardware bug fixes.

#### 9.1.2 Interrupt Configuration

The Interupt priorities are assigned statically by the System HAL. The priorities defined in the SYS\_CFG.H file are recommeded when all the peripherals are enabled. The user can edit the priorities according to application requirements.

Priorities range from 1 to 255. Each interrupt should have a unique priority. The lowest priority is 1 and the highest priority is 255.

As mentioned above, the user may change only the values associated with the macros and NOT the macro names.

#### 9.1.2.1 SYS ETH MACRX0 macro

#define SYS\_ETH\_MACRX0 40

Ethernet MAC RX0 interrupt priority

#### 9.1.2.2 SYS ETH MACRX1 macro

#define SYS\_ETH\_MACRX1 41

Ethernet MAC RX1 interrupt priority

# 9.1.2.3 SYS\_ETH\_MACTX0 macro

#define SYS\_ETH\_MACTX0 42

Ethernet MAC TX0 interrupt priority

## 9.1.2.4 SYS\_ETH\_MACTX1 macro

#define SYS\_ETH\_MACTX1 43

Ethernet MAC TX1 interrupt priority

## 9.1.2.5 SYS\_ETH\_MACRB0 macro

#define SYS\_ETH\_MACRB0 44

Ethernet MAC RB0 interrupt priority



### 9.1.2.6 SYS\_ETH\_MACRB1 macro

#define SYS\_ETH\_MACRB1 45
Ethernet MAC RB1 interrupt priority

### 9.1.2.7 SYS ETH MACTB0 macro

#define SYS\_ETH\_MACTB 46
Ethernet MAC TB interrupt priority

### 9.1.2.8 SYS ETH DMUR macro

#define SYS\_ETH\_DMUR 47

Ethernet MAC DMUR interrupt priority

### 9.1.2.9 SYS\_ETH\_MACDMUT macro

#define SYS\_ETH\_MACDMUT 48

Ethernet MAC DMUT interrupt priority

## 9.2 General Purpose I/O Configuration

This section defines the configurable port settings of the peripherals. The GPIO setting macros define the following parameters:

Peripheral Module

- Name of the macro which includes the name of the peripheral and the port line (Transmit/Receive).

Port

- Port Number.

Pin

- Bit Number in the Port.

Dir

Value of the bit in the Dir register.

AltO

- Value of the bit in the Altsel0 register.

Alt1



- Value of the bit in the Altsel1 register.

DΩ

- Value of the bit in the Open Drain register.

Pullsel

- Value of the bit in the Pull up/Pull down selection register.

Pullen

- Value of the bit in the Pull up/Pull down enable register.

The user may use -1, to indicate an unused (or don't care) value.

The user may not change the name of the macros in the SYS CFG.H.

### 9.2.1 SYS GPIO ETH TX0 macro

#define SYS GPIO ETH TX0

Port configuration for Ethernet TX0 line.

#### 9.2.2 SYS GPIO ETH TX1 macro

#define SYS\_GPIO\_ETH\_TX1

Port configuration for Ethernet TX1 line

# 9.2.3 SYS\_GPIO\_ETH\_TX2 macro

#define SYS\_GPIO\_ETH\_TX2

Port configuration for Ethernet TX2 line

## 9.2.4 SYS\_GPIO\_ETH\_TX3 macro

 $\#define SYS\_GPIO\_ETH\_TX3$ 

Port configuration for Ethernet TX3 line

## 9.2.5 SYS\_GPIO\_ETH\_TXER macro

 $\#define SYS\_GPIO\_ETH\_TXER$ 

Port configuration for Ethernet TXER line

## 9.2.6 SYS\_GPIO\_ETH\_TXEN macro

#define SYS\_GPIO\_ETH\_TXEN

Port configuration for Ethernet TXEN line



### 9.2.7 SYS\_GPIO\_ETH\_MDC macro

#define SYS\_GPIO\_ETH\_MDC

Port configuration for Ethernet MDC line

#### 9.2.8 SYS GPIO ETH RXDV macro

#define SYS\_GPIO\_ETH\_RXDV

Port configuration for Ethernet RXDV line

### 9.2.9 SYS GPIO ETH CRS macro

#define SYS\_GPIO\_ETH\_CRS

Port configuration for Ethernet CRS line

## 9.2.10 SYS\_GPIO\_ETH\_COL macro

#define SYS\_GPIO\_ETH\_COL

Port configuration for Ethernet COL line

## 9.2.11 SYS\_GPIO\_ETH\_RX0 macro

#define SYS\_GPIO\_ETH\_RX0

Port configuration for Ethernet RX0 line

# 9.2.12 SYS\_GPIO\_ETH\_RX1 macro

#define SYS\_GPIO\_ETH\_RX1

Port configuration for Ethernet RX1 line

## 9.2.13 SYS\_GPIO\_ETH\_RX2 macro

 $\#define SYS\_GPIO\_ETH\_RX2$ 

Port configuration for Ethernet RX2 line

## 9.2.14 SYS\_GPIO\_ETH\_RX3 macro

 $\#define SYS\_GPIO\_ETH\_RX3$ 

Port configuration for Ethernet RX3 line



### Ethernet HAL API User Guide

Limitations

## 10 Limitations

This section defines the Limitations of the Ethernet LLD HAL.release SW\_M9

1. **Data Cache Limitation on TC1130 - BA step:** The transmit and receive data buffers should not be allocated in the cache-able segments( Segment - 0xC0000000 and 0x80000000). For workaround on TC1130 BB Step board refer to section 5.0

http://www.infineon.com

Published by Infineon Technologies AG