## HDL Lecture 6

Design Verification
Testbenches
Generate Statements

# Design Verification

- Design Verification
  - Crucial and time consuming part of design process
    - Rule of thumb: 2x time to write design
- Goal is to verify that design behaves as expected
  - Must verify correct result for valid inputs
  - Must verify correct result for invalid inputs
- Simulation verifies design BEFORE synthesis and place & route.
  - Design errors cost more as design cycle progresses
    - EX: ASIC \$10K's for each layout change

# **VHDL Simulators**

- Most simulators provide real-time interaction of inputs
  - Inputs assigned, simulation time advanced, outputs inspected
- Test Benches
  - VHDL Model that applies test vectors to design (UUT)
  - Outputs test vectors can be observed via waveform, recorded to file or compared to expected value within test bench.
  - Advantages
    - Allows input and output vectors to be documented
    - More methodical approach than visual inspection
    - Once defined, test bench can be rerun multiple times
    - Test bench can be used for both functional and gate level (timing) simulation

# Types of Test Benches

- Class 1
  - Test Bench generates inputs signals for model.
  - Output signals must be verified manually
  - No timing verified.
- Class 2 (self-checking)
  - Test Bench generates inputs signals for model.
  - Test Bench verifies the correct value of output signals
  - No timing verified.
- Class 3 (self-checking w/ timing)
  - Test Bench generates inputs signals for model.
  - Test Bench verifies the correct value of output signals
  - Test Bench verifies timing of model.

## Test Bench

```
--Library commands & packages
ENTITY <testbench identifier> IS
                           -- VHDL-1987 version
END <testbench identifier>;
END ENTITY < testbench_identifier > ; -- VHDL-1993 version
ARCHITECTURE <identifier> OF < testbench identifier> IS
    --architecture declaration section
    --Signal Declarations (define signal for all ports on UUT)
    --UUT Component Declaration if no package
BEGIN
    Unit Under Test (UUT) Component instantiation statements
Process or functions for stimulus
                              -- VHDL-1987 version
END <architecture identifier>;
END ARCHITECTURE <architecture identifier>; -- VHDL-1993 version
CONFIGURATION <cfg identifier> OF < testbench identifier> IS
  FOR <identifier>
  END FOR;
END <cfg identifier>;
```

# Example: AND Gate Test Bench

```
LIBRARY work;
                                UUT is defined in package. If not then you must use
USE work.MyAndGate pkg.ALL;
                                component declaration in architecture
END tb MyAndGate;
ARCHITECTURE test OF tb MyAndGate IS
   SIGNAL a, b, c : bit;
                           Define all ports on UUT as signals
BEGIN
   UUT: MyAndGate PORT MAP (
       a in => a,
                            Unit Under Test Component
       b in => b,
                            instantiation
       c out => c
   );
```

# Example: AND Gate Test Bench

```
stimulus: PROCESS
    BEGIN
        -- set inputs a = b = 0
        a \le 0';
        b <= '0';
        WAIT 20 ns;
                                          Define test vectors to apply to UUT
        -- set inputs a = 1 and b = 0
        a \le 1';
        b <= '0';
        WAIT 20 ns;
        WAIT; -- stop simulation
    END PROCESS;
END ARCHITECTURE test ;
CONFIGURATION cfg tb MyAndGate OF tb MyAndGate IS
    FOR test
    END FOR;
END cfg tb MyAndGate;
```

## **ASSERT Statement**

```
ASSERT <expression> <report> <severity>; -- VHDL-1987 version <label>: ASSERT <expression> <report> <severity>; -- VHDL-1993 version
```

- Assertion statements can be used to check for condition.
  - Used in test benches to report problems.
- <expression>
  - If expression is NOT TRUE then ASSERT is executed
- <report>
  - Optional clause to define a string to provide more information to user during simulation
  - Default string is "Assertion Violation" if clause not defined
- <severity>
  - Optional clause to indicate how bad the violation is
  - Severity level can be NOTE, WARNING, ERROR, or FAILURE
    - Default is ERROR if not defined
  - Simulator uses level to determine if simulation should continue

### **ASSERT Statement**

Example

Displays message only when FifoCount is greater than or equal to FIFO\_PAF\_c

Displays message only when FifoCount is greater than or equal to FIFO\_SIZE\_c

## **REPORT Statement**

<label>: REPORT <report> <severity>; ( 1076-1993 version)

- Report Statement
  - Used to trace out model execution by creating a trace of where execution is
- Similar to ASSERT statement except not expression
- Report is NOT supported in 1076-1987
- <severity> clause
  - Same as ASSERT statement except default is NOTE

### Example

```
FIFO CK: REPORT REPORT "IN FIFO CHECK LOGIC" SEVERITY NOTE;
```

### FILE IO

- File access is part of the textio LIBRARY
- File access is not synthesizable
- File access used mostly for test benches
  - Provides an easy way to store stimulus without changing code
    - Once code is written, many different stimulus files can be applied to design
  - Provides an easy way to store output results
    - Results can be saved to file for verification (better then visual inspection)
  - Example use: Image Processing designs
    - Send in an known image, output an image
- VHDL-93
  - VHDL93 allows files to be explicitly opened and closed during simulation

### FILE IO

```
FILE <file_handle> : <file_type> OPEN <file_mode> IS "file_name"
```

- <file\_handle> defines the logical file handle to the file
- <file\_type> defines the file type
  - Ex: text, integer\_file
- <file\_mode> defines how you want to open the file
  - Ex: read\_mode, write\_mode, append\_mode
  - VHDL-87 does not support file mode. It uses keywords IN and OUT.

#### **Examples:**

```
FILE ImageIn : integer_file OPEN read_mode IS "foo.raw";
FILE ImageOut: text OPEN write_mode IS "foobar.raw";
```

Use file\_close(<file\_handle>) to close the file

#### Examples:

```
file_close(ImageIn);
file_close(ImageOut);
```

## File IO

- READLINE function
  - Reads a complete line from the file
  - Example: readline (CommandFile, InputLine);
- READ function
  - Read up to the first space
  - Example: read (InputLine, command);
- WRITE function
  - Writes to a line
  - Example: write (OutputLine, command);
- WRITELINE function
  - Writes a complete line to the file
  - Example: writeline (Outputfile, OutputLine);

## File IO

- ENDFILE function
  - Determines when we have reached the end of file
  - Returns a Boolean value
  - Example: endfile (InputLine);
- Types needed for reading text files
  - Input and output operations using textio are based on dynamic strings that are accessed using pointers of type LINE
    - Example: **VARIABLE InputLine** : line;
      - This variable that we can store a string object (line)
  - Characters are a predefined enumerate type.
    - Useful when reading a file to parse the line into characters
    - Example: **VARIABLE** command : character;
  - Integers are a predefined enumerate type.
    - Useful when reading a file to parse the line into integers
    - Example: **VARIABLE** data : integer;

# File IO Example

### Read Example

```
read file : PROCESS
       FILE InputFile text OPEN read mode IS "input.txt";
       VARIABLE InputLine : line;
       VARIABLE command : character;
       VARIABLE data : integer;
   BEGIN
       WHILE NOT endfile (InputFile) LOOP
           readline (InputFile, InputLine);
           read (InputLine, command);
           read (InputLine, data);
       END LOOP;
      file Close (InputFile);
      REPORT "*** File Reading Done **";
      WAIT;
   END PROCESS read file;
```

# File IO Example

Write Example

```
NEED: use STD.textio.all;
 write file : PROCESS
        FILE OutputFile:text OPEN write_mode IS "output.txt";
        VARIABLE OutputLine : line;
BEGIN
       write (OutputLine, string'(" The first line = ") );
       write (OutputLine, command);
       write (OutputLine, ' ');
       write (OutputLine, data a);
       write (OutputLine, ' ');
       write (OutputLine, data b);
       writeline (OutputFile ,OutputLine);
       file Close (OutputFile);
       REPORT "*** File Writing Done **";
       WAIT;
    END PROCESS write file;
```

## **Generate Statements**

```
<label>: FOR <identifier> IN range GENERATE
-- concurrent statements
END GENERATE <label> ;
```

- Generate statements provide a means for a designer create replicated structures
- Generated statements can contain IF-THEN and loop constructs
  - Used to handle cases where first or last structure is not the same as the others

• Example #1

```
ARCHITECTURE GEN OF REG_BANK IS
   COMPONENT REG
       PORT (D, CLK, RESET : IN std ulogic;
                   : OUT std ulogic);
   END COMPONENT;
BEGIN
   GEN REG: FOR I IN 0 TO 3 GENERATE
       REGX: REG PORT MAP (
          D => DIN(I),
          CLK => CLK,
          RESET => RESET,
          Q => DOUT(I)
       );
   END GENERATE GEN REG;
END GEN;
```

Example #1 w/o generate

```
ARCHITECTURE GEN OF REG BANK IS
    COMPONENT REG
        PORT (D, CLK, RESET : IN std ulogic;
                       : OUT std ulogic);
             Q
   END COMPONENT;
BEGIN
    -- same as generate statement
    -- positional association used to conserve space
   REGO: REG PORT MAP ( DIN(0), CLK, RESET, DOUT(0) );
   REG1 : REG PORT MAP ( DIN(1),CLK, RESET, DOUT(1) );
    REG2: REG PORT MAP ( DIN(2), CLK, RESET, DOUT(2) );
    REG3: REG PORT MAP ( DIN(3), CLK, RESET, DOUT(3) );
END GEN;
```

• Example #2

```
ARCHITECTURE GEN OF RIPPLE IS
    COMPONENT FULLADD
       PORT (A, B, CIN : IN bit;
             SUM, CARRY : OUT bit);
   END COMPONENT;
    COMPONENT HALFADD
       PORT(A, B : IN bit;
            SUM, CARRY : OUT bit);
   END COMPONENT;
    SIGNAL C : bit vector(0 TO 7);
```

• Example #3

```
BEGIN
    GEN ADD: FOR I IN 0 TO 7 GENERATE
        LOWER BIT : IF I = 0 GENERATE
            UO : HALFADD PORT MAP
                (A(I), B(I), S(I), C(I));
        END GENERATE LOWER BIT;
        UPPER BITS : IF I > 0 GENERATE
            UX : FULLADD PORT MAP
                (A(I), B(I), C(I-1), S(I), C(I));
        END GENERATE UPPER BITS;
    END GENERATE GEN ADD;
END GEN;
```