# Implementing DDR2 Cache Memory using Xilinx Memory Interface Gen in Pipeline MIPS (May 2022)

Joshua A. Rothe, Student, Johns Hopkins University, Whiting School of Engineering

| Table | of Contents                                        |  |
|-------|----------------------------------------------------|--|
| I. A  | bstract1                                           |  |
| II.   | Introduction2                                      |  |
| III.  | Background2                                        |  |
| A.    | Pipelined Processors2                              |  |
| B.    | Cache Memory2                                      |  |
| C.    | C. Translation Look-Aside Buffers (TLB)            |  |
| D.    | Cache and TLB Structure3                           |  |
| E.    | The Li Processor: Pipeline-With-Cache-FPU-VM4      |  |
| F.    | Current Memory Implementation on the Li Processor4 |  |
| IV.   | Approach5                                          |  |
| A.    | Clocking Wizard Configuration5                     |  |
| B.    | Memory Interface Generator (MIG) Setup5            |  |
| C.    | Verilog Code Modification8                         |  |
| V.    | Results8                                           |  |
| VI.   | Future Work8                                       |  |
| VII.  | Conclusion8                                        |  |
| VIII. | Bibliography9                                      |  |

#### I. Abstract

The pipeline MIPS processor from Li utilizes a TLB (Translation Look-Aside Buffer) to access memory coded directly onto the FPGA fabric as internal memory. This implementation is simple (relatively) to code in Verilog but utilizes a lot of FPGA slices in doing so, which hurts resource utilization upon synthesis. In most FPGA designs, space is at a premium, and a constant trade-off between timing requirements, space, reliability, and power usage occurs. A typical pipeline MIPS processor utilizes several cache memory instances to allow pipelining to work as needed – this is space that can be utilized for other purposes, if the cache memory can instead take advantage of the provided memory on the FPGA device being synthesized to.



Fig. 1 - Pipelined MIPS Block Diagram

The Nexys A7 board from Xilinx, the development board provided for this lab course, has dedicated DDR2 memory that can be tapped into and utilized to free up space on the FPGA fabric. In keeping best practices for FPGA design, a better cache memory implementation would be to utilize this dedicated DDR2 memory. To tap into this resource, Xilinx's Memory Interface Generator (MIG) can be used, which configures the memory on the board for use with a Vivado FPGA design and can be instantiated into a project like any other IP module once configured.



Fig. 2 – Nexys A7 FPGA Board

The result of a successful MIG implementation is the freeing up of slices on the fabric, allowing for lower power usage and more optimized resource utilization.

This project did not reach its final goal of successfully implementing the Memory Interface Generator, as Vivado 2021.2 seems to have differing implementation than previous versions for the memory on the Nexys A7 board. Despite this setback, the MIG has been instantiated and the Verilog code within the MIPS pipeline processor has been set up to accept the full implementation of the MIG once the issue is resolved.

Ideas for overcoming these setbacks are also stated at the end of this report.

### II. INTRODUCTION

The textbook Computer Principles and Design in Verilog HDL, referred to as the Li textbook (after its author, Yamin Li), provides several example Verilog projects that illustrate different types of processors implemented in HDL. [1] One of them, the Pipeline-With-Cache-FPU-VM, implements cache memory to complement its instruction pipelining, but the cache memory implemented is implemented directly on the FPGA fabric and are more akin to registers than true memory. This is of course resource intensive, and the Instruction and Data caches are good candidates for being moved to the dedicated DDR2 memory on the Nexys A7 boards. These boards have 128MB of DDR2 memory on hardware and can be implemented if we call the synthesizer to utilize them [2].

#### III. BACKGROUND

The following gives an overview of several computer architecture topics which are referenced in this paper, and of course directly relevant to this project's execution.

### A. Pipelined Processors

A pipelined processor is a type of processor that, unlike standard single-cycle processors, can queue up several instructions and have one instruction begin executing while the previous instruction has not yet finished. This is accomplished by splitting a processor's actions into several stages, which are typically Instruction Fetch (IF), Instruction Decode (ID), Execute (EX), Memory Access (MEM), and Writeback (WB).

#### Pipeline Performance Single-cycle (T<sub>c</sub>= 800ps) execution Time 1200 1400 1600 1800 order (in instructions) lw \$1, 100(\$0) ALU lw \$2, 200(\$0 ALU lw \$3, 300(\$0) 800 ps 800 ps Pipelined (T<sub>c</sub>= 200ps) Program execution Time 800 1000 order (in instructions) lw \$1, 100(\$0) lw \$2, 200(\$0) 200 ps 200 ps 200 ps 200 ps 200 ps 200 ps

Fig. 3 – Example of Speed-Up Obtained with Pipelining [3]

These stages can each execute independent of each other, provided one stage does not require the results of a previous stage to execute. When such cases occur, the processor will stall – these are known as hazards, and pipelined processors are often designed with these in mind to limit stalls as much as possible. There are typically registers in between stages to hold data between cycles and enable the pipelining to function as needed.



Fig. 4 – Single-Cycle Pipeline Diagram [3]

Regarding the pipeline stages, Execute and Memory Access typically take the longest amount of time, since the execution stage typically involves the ALU (Arithmetic Logic Unit) and memory access by itself is a slower operation. In attempts to speed up modern processors, these two slowest stages are often tackled, and in the latter's case cache memory and TLBs are implemented to try and reduce the number of times a processor must access the full memory.

#### B. Cache Memory

Cache memory is a faster-access memory system that stores frequently used instruction and data values for faster access. Since a pipelined processor is only as fast as its slowest stage, and memory access tends to be one the slowest, cache memory is an essential part of any processor. Because cache memory is typically smaller and closer to the processor, access speed is by nature faster. It is also typically a faster memory type such as SRAM, as opposed to DRAM or disk memory. Since these faster memory types are usually expensive in both size and power requirements, it is prudent to organize the frequently used data onto the faster cache memory when possible and store the rest of the memory on slower and more efficient memory systems.



Fig. 5 - Memory Hierarchy Levels [4]

Typically, a processor only needs to access a small amount of memory at a given time, so the typical processor workflow lends itself well to cache implementation. There are several ways a cache can decide which data to save and which data to overwrite – it can choose direct mapping (which simply maps the data directly to a cache address), to replace the last data word used, the oldest word taken into the cache, a random value, or something else entirely.

Related to the memory replacement function is the address mapping – how does the processor find the required data value it is looking for? Typically, that refers to how the cache is mapped – direct mapping (as mentioned above) simply maps to the address value of the cache based on a subset of the address value of the data accessed.



Fig. 6 – Direct Mapping Block Diagram [4]

Another type of mapping is associative mapping, which assigns a tag value (bits) as a pseudo-address to help the processor locate the data value. The cache will not have a full-sized address like the full memory will, and so we map to the smaller address size in various ways. There are different types (fully associative versus n-way set associative), with the former allowing a block to go into any cache entry but the n-way sets use block number to determine which set to view. The n-way set associative mapping requires less tag bits to be read and can be easier on space during implementation, but of course fully associative will be fastest. The tradeoff decision is the responsibility of the design engineer.



Fig. 7 - Set-Associative Mapping Cache Block Diagram [4]



Fig. 8 - Fully-Associative Mapping Cache Block Diagram [4]

#### C. Translation Look-Aside Buffers (TLB)

Translation Look-Aside Buffers can be considered a type of cache, but they are more of a complementary feature since they typically reside between the processor and the cache, or the cache and the primary storage memory. They use page-table entries to match virtual addresses to physical addresses (or intermediary), improving performance by speeding up access time. They can eliminate the slowdowns of a slower cache mapping scheme by speeding up the overall addressing action.



Fig. 9 – Block Diagram of TLB Using CAM [5]

Like cache memory systems, they have a hit/miss ratio to design for, with optimal designs minimizing the miss rates to allow for fast performance of the TLB.

## D. Cache and TLB Structure

As mentioned previously, cache memory and TLBs are complementary. In the Li pipelined processor this project works with, the processor uses fully associative mapping, with eight entries in each of the TLBs. The two caches for instruction and data are direct mapped, and the cache tag uses the most significant bits of the translated physical address to locate the data.



Fig. 10 - Block Diagram of TLB and Cache Layout in Li Processor [1]

## E. The Li Processor: Pipeline-With-Cache-FPU-VM

In addition to the previously mentioned TLB and cache implementation, the Li processor is set up to allow the processor to fetch instruction data and access memory data simultaneously, but currently only one memory module exists for storing both instruction and data cache values. A demultiplexer with prioritization, stalls, and interrupts is the answer, and is already implemented in the processor. This architecture lends it well to implementing two blocks of DDR2 memory for instruction and data caches.



Fig. 11 - Block Diagram of i\_cache and d\_cache [1]

Finally, the processor already has framework for misses and stalls as necessary with the TLB framework. It is an ideal skeleton for the implementation of a true cache memory using the MIG.



Fig. 12 – Block Diagram of TLB Hit/Miss [1]

#### F. Current Memory Implementation on the Li Processor

For the Li processor, the memory needed is coded in a physical\_memory.v file, which instantiates four uram.v files. Each ram implementation is simply partitioning out a set of FPGA registers to access like you would a traditional RAM, and this synthesizes onto the board onto the fabric rather than the true memory.

mem: physical\_memory (physical\_memory.v) (4)



Fig. 14 - uram.v

### IV. APPROACH

The approach is fairly straightforward – initialize an instantiation of the MIG for DDR2 memory and implement it into the physical\_memory.v code, while providing the control and data/address signal connections necessary for it to work.

### A. Clocking Wizard Configuration

The MIG requires a faster reference clock, provided by the already-instantiated clock generator, which is routed to the MIG's instantiation. Any other coding modifications needed to get the data into a form the MIG can use, such as masking off unused bits, is done in the code as needed.



Fig. 15 - Clocking Wizard IP Modification

clk\_wiz\_0 clk\_wiz\_0(.clk\_in1(CLK100MHZ), .clk\_out1(clk\_out), .clk\_out2(clk\_out2));

Fig. 16 – Adding clk\_out2 port to clk\_wiz\_0

Fig. 17 – Adding clk\_out2 to compsys Instance

## B. Memory Interface Generator (MIG) Setup

Next, the MIG itself was initialized from the IP catalog and configured. This section walks through the configuration of the MIG for this project.



Fig. 18 - MIG Page 1

The initialization window displays an opening summary statement as well as basic information about the device it is generating the IP for.



Fig. 19 – MIG Page 2

The next page, Figure 19, shows the creation a new design with a unique name for instantiation, with one controller (which we attach to the MIPS control and data signals as needed).

| A Memory Interface Generator                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| VIVADO.<br>ML Editions                                                                                                                                                                        | Pie Compatible FPGAs include all devices with the same package and spend grade as the target circle. Offerent FPGA devices with the same package and spend grade as the target circle. Offerent FPGA devices with the same package of not father that same bonded prins. By selecting Pin Compatible FPGAs, Michael and select prins that see common between the target devices and all selected devices. Use the default ADC in the part foliation for the target part if the target part is chapped; use the appropriate XDC in the compatibility, EVGA for it is the Compatibility of EVGA is not chosen are and later a different FPGA is used, then even all later a different FPGA is used, then even all later a different ADC may not work for the new device and a board spin may be required. MIC only recours that MIC promotables are all the compatibility of the selection of the compatibility of the compat |    |
| Pin Compatible FPGAs Memory Selection Controller Options AXI Parameter                                                                                                                        | A blank list indicates that there are no compatible parts exist for the selected target part and this page can be slipped.  Note that different parts in the same package will have different internal package size values. De-rate the minimum period appropriately in the Controller Options page when different parts in the same package are used. Consult the User Guide for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    |
| Mamery Options FPGA Options Extended FPGA Options IO Planning Options PIN Silection System Signals Selection System Signals Selection Summary Simulation Options PCB Information Design Notes | Target FPA. (act a 1006-cap 204-1  Pia Compatible FPA.  □ 0 78  □ 10 78  □ 10 78  □ 10 78  □ 10 78  □ 10 787855-cap 204                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |
| E XILINX.                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
| <u>U</u> ser Guide                                                                                                                                                                            | < Back Liest> Cancel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | el |

Fig. 20 – MIG Page 3

Additional processor types are left de-selected, as this is only being implemented on the Nexys A7 board.



Fig. 21 – MIG Page 4

DDR2 is selected, as this is the memory that is in the Nexys A7 hardware available to use.



Fig. 22 – MIG Page 5

A clocking period of 3,333 ps is selected – this is the value chosen to allow for the 200MHz clock reference to be selectable for the MIG. A 2:1 PHY rate is also desirable for this implementation, as is the data width of 16 bits. This is not to be confused with the actual width of data going into the MIG (which can be confusing in this interface), which is 64 bits, and we mask off the unused bits as needed. Strict ordering is to ensure the MIG instantiation does not try to re-order instructions, as all ordering will be the sole responsibility of the MIPS pipeline processor.



Fig. 23 – MIG Page 6

Since the proper internal clocking period was selected, an input clock period of 200 MHz is selectable. The 50-ohm RTT is a standard value choice, as is keeping the bank to the MSBs.



Fig. 24 - MIG Page 7

The system clock is directly pulled from the input clock, as it is all timed to 200 MHz, so No Buffer is selected. For the reference clock, the system clock will suffice and is preferred. Active low reset is a standard used throughout the MIPS, and the internal Vref being selected allows for the Vref pins to be used as normal I/O pins. This is necessary for I/O pin selection.



Fig. 25 – MIG Page 8

A standard 50-ohm value is the default and is selected.



Fig. 26 - MIG Page 9

Selecting fixed pin-out allows us to pull in an existing pin configuration – this is in the form of a UCF file given by the

Xilinx website under the Nexys A7 file system.



Fig. 27 - MIG Page 10

Here the .ucf file is loaded in, and the pins are validated. The first snag appears here – the IP demands that ddr2\_addr[13] is set, which is not standard, so the UCF file had to be modified to accommodate. Once all required pins are assigned appropriately, the IP will validate, and configuration can continue.



Fig. 28 – MIG Page 11

The signals on this page are left disconnected, as the MIPS processor does not use them.



Fig. 29 – MIG Page 12

Finally, after configuring everything satisfactorily, the IP interface will generate a summary. A couple more windows to click through and the IP is generated for use in the MIPS processor code.

## C. Verilog Code Modification

As mentioned previously, several Verilog code modifications are necessary to properly instantiate the MIG and have it working within the MIPS processor.

Fig. 30 - Addressing Scheme Prior to MIG Implementation

The Li processor uses bits 13, 28, and 29 from the address to choose which memory cache to access, all of which are uram.v instantiations. For this project, the instruction and data cache are being replaced with the MIG instantiation, so bit 29 will be deciding whether i cache or d cache are read.

Fig. 31 - uram.v instantiation

The bottom two uram.v instantiations are i\_cache and d\_cache, which are commented out, and the MIG is instantiated instead.

Fig. 32 – Modified Verilog Code for MIPS Instantiation

The MIG is instantiated here, with the ddr\_in and app\_rd\_data set up to mask the unused bits and only utilize the 32 bit words that the processor requires. The wire MUX logic is rewritten to accommodate the MIG as opposed to the commented-out uram.v instantiations. All code modifications and their comments are shown in Figure 32 above.

### V. RESULTS

The results of this should he a functioning cache memory, or at least a cache memory that can be debugged and modified as needed, but the project refused to synthesize because of the pin selections for ddr2\_addr[13]. Trying any available pin leads to various errors, either in the IP generation itself, or when synthesis is attempted. Cursory searches on the Xilinx website turn up several complaints that version updates in Vivado have broken the MIG for certain applications, specifically the DDR4 (which is essentially the A7, just an older label). This would not be the first time that key functionality was broken by a version update, as Vivado is a very complicated IDE.

## VI. FUTURE WORK

The MIG instantiation issue is something that could very much be fixed with a path, workaround, or future update. Due to the convenient architecture of the Li processor, it should work with very little configuration from this point, provided that Vivado allows it to synthesize.

Other possible future projects could be using different hardware – the A7 could be limited by availability of pins, something a larger board may not have issue with. The available of other types of memory, such as DDR3, open up additional possibilities for implementation of cache memory on this processor. Any solution that is developed would of course be hardware specific.

#### VII. CONCLUSION

The project was an excellent learning tool, and the framework for interfacing between the Xilinx MIG and the Li processor was laid out in a complete and satisfactory fashion. In addition to being a solid learning tool for computer architecture, it is my hope that I will be able to find a

workaround and finalize this effort into a working MIPS processor as was originally intended. More troubleshooting will be necessary to determine why the MIG does not accept any available pin configurations for ddr2\_addr[13], but should a workaround be found, the MIG implementation should not require much more effort to implement on the back of this project.

## VIII. BIBLIOGRAPHY

[1]Y. Li, Computer Principles and Design in Verilog HDL. New York: John Wiley & Sons, Inc., 2015.

[2]A. Brown, "Nexys A7 Reference Manual - Digilent Reference", *Digilent.com*, 2022. [Online]. Available: https://digilent.com/reference/programmable-logic/nexys-a7/reference-manual. [Accessed: 09- May- 2022].

[3]N. Beser, "The Processor (CPU and Control Unit) Pipelined Processor", Johns Hopkins Whiting School of Engineering, 2022.

[4]N. Beser, "Memory Subsystems - Cache", Johns Hopkins Whiting School of Engineering, 2022.

[5]N. Beser, "Memory Subsystems – Virtual Memory", Johns Hopkins Whiting School of Engineering, 2022.