# MIPS Reference Data



1

# **CORE INSTRUCTION SET**

| CORE INSTRUCTI                 |              |       |                                                                             |      | oncone.               |
|--------------------------------|--------------|-------|-----------------------------------------------------------------------------|------|-----------------------|
|                                | MNE-<br>MON- |       |                                                                             |      | OPCODE/<br>FUNCT      |
| NAME                           | IC           | MAT   |                                                                             |      | (Hex)                 |
| Add                            | add          | R     | R[rd] = R[rs] + R[rt]                                                       | (1)  | 0 / 20 <sub>hex</sub> |
| Add Immediate                  | addi         | I     |                                                                             | )(2) | 8 <sub>hex</sub>      |
| Add Imm. Unsigned              | addiu        | I     | R[rt] = R[rs] + SignExtImm                                                  | (2)  | 9 <sub>hex</sub>      |
| Add Unsigned                   | addu         | R     | R[rd] = R[rs] + R[rt]                                                       |      | 0 / 21 <sub>hex</sub> |
| And                            | and          | R     | R[rd] = R[rs] & R[rt]                                                       |      | 0 / 24 <sub>hex</sub> |
| And Immediate                  | andi         | I     | R[rt] = R[rs] & ZeroExtImm                                                  | (3)  | $c_{hex}$             |
| Branch On Equal                | beq          | I     | if(R[rs]==R[rt])<br>PC=PC+4+BranchAddr*4                                    | (4)  | 4 <sub>hex</sub>      |
| Branch On Not Equa             | bne          | I     | if(R[rs]!=R[rt])<br>PC=PC+4+BranchAddr*4                                    | (4)  | 5 <sub>hex</sub>      |
| Jump                           | j            | J     | PC=JumpAddr                                                                 | (5)  | $2_{\text{hex}}$      |
| Jump And Link                  | jal          | J     | R[31]=PC+4;PC=JumpAddr                                                      | (5)  | 3 <sub>hex</sub>      |
| Jump Register                  | jr           | R     | PC=R[rs]                                                                    |      | 0 / 08 <sub>hex</sub> |
| Load Byte Unsigned             | lbu          | I     | R[rt]={24'b0,M[R[rs]<br>+SignExtImm](7:0)}                                  | (2)  | 24 <sub>hex</sub>     |
| Load Halfword<br>Unsigned      | lhu          | I     | R[rt]={16'b0,M[R[rs]<br>+SignExtImm](15:0)}                                 | (2)  | 25 <sub>hex</sub>     |
| Load Upper Imm.                | lui          | I     | $R[rt] = \{imm, 16'b0\}$                                                    |      | f <sub>hex</sub>      |
| Load Word                      | lw           | I     | R[rt] = M[R[rs] + SignExtImm]                                               | (2)  | $23_{hex}$            |
| Nor                            | nor          | R     | $R[rd] = \sim (R[rs] \mid R[rt])$                                           |      | $0/27_{\text{hex}}$   |
| Or                             | or           | R     | R[rd] = R[rs]   R[rt]                                                       |      | $0/25_{hex}$          |
| Or Immediate                   | ori          | I     | $R[rt] = R[rs] \mid ZeroExtImm$                                             | (3)  | $d_{hex}$             |
| Set Less Than                  | slt          | R     | R[rd] = (R[rs] < R[rt]) ? 1 : 0                                             |      | 0 / 2a <sub>hex</sub> |
| Set Less Than Imm.             | slti         | I     | R[rt] = (R[rs] < SignExtImm) ? 1:0                                          | (2)  | a <sub>hex</sub>      |
| Set Less Than Imm.<br>Unsigned | sltiu        | I     | R[rt] = (R[rs] < SignExtImm) ? 1:0 (2)                                      | )(6) | $b_{hex}$             |
| Set Less Than<br>Unsigned      | sltu         | R     | R[rd] = (R[rs] < R[rt]) ? 1 : 0                                             | (6)  | $0 / 2b_{hex}$        |
| Shift Left Logical             | sll          | R     | $R[rd] = R[rt] \ll shamt$                                                   |      | $0 / 00_{hex}$        |
| Shift Right Logical            | srl          | R     | R[rd] = R[rt] >> shamt                                                      |      | $0/02_{hex}$          |
| Store Byte                     | sb           | I     | M[R[rs]+SignExtImm](7:0) = R[rt](7:0)                                       | (2)  | $28_{\text{hex}}$     |
| Store Halfword                 | sh           | I     | M[R[rs]+SignExtImm](15:0) = R[rt](15:0)                                     | (2)  | 29 <sub>hex</sub>     |
| Store Word                     | sw           | I     | M[R[rs]+SignExtImm] = R[rt]                                                 | (2)  | $2b_{hex}$            |
| Subtract                       | sub          | R     | R[rd] = R[rs] - R[rt]                                                       | (1)  | 0 / 22 <sub>hex</sub> |
| Subtract Unsigned              | subu         | R     | R[rd] = R[rs] - R[rt]                                                       |      | $0/23_{hex}$          |
|                                | ` '          | •     | se overflow exception                                                       |      | 4-3                   |
|                                |              |       | $mm = \{ 16\{immediate[15]\}, imm \}$<br>$mm = \{ 16\{1b'0\}, immediate \}$ | edia | ite }                 |
|                                |              |       | $ddr = \{ 14\{immediate[15]\}, immediate[15]\} \}$                          | edia | te, 2'b0 }            |
|                                | (5) Jur      | npAdo | dr = { PC[31:28], address, 2'b0                                             | }    |                       |

# **BASIC INSTRUCTION FORMATS**

| R | opcoo | ie |    | rs |    |    | rt |    |    | rd      | shamt   |     | funct |   |
|---|-------|----|----|----|----|----|----|----|----|---------|---------|-----|-------|---|
|   | 31    | 26 | 25 |    | 21 | 20 |    | 16 | 15 | 11      | 10      | 6 5 |       | 0 |
| I | opcod | ie |    | rs |    |    | rt |    |    |         | immedia | te  |       |   |
|   | 31    | 26 | 25 |    | 21 | 20 |    | 16 | 15 |         |         |     |       | 0 |
| J | opcoo | ie |    |    |    |    |    |    | í  | address |         |     |       |   |
|   | 31    | 26 | 25 |    |    |    |    |    |    |         |         |     |       | 0 |

(6) Operands considered unsigned numbers (vs. 2 s comp.)

| NAME               | IC     | MAT | OPERATION                                                   | (Hex)    |
|--------------------|--------|-----|-------------------------------------------------------------|----------|
| Branch On FP True  | bc1t   | FI  | if(FPcond)PC=PC+4+BranchAddr (4)                            | 11/8/1/  |
| Branch On FP False | bc1f   | FI  | if(!FPcond)PC=PC+4+BranchAddr(4)                            | 11/8/0/  |
| Divide             | div    | R   | Lo=R[rs]/R[rt]; Hi=R[rs]%R[rt]                              | 0///1a   |
| Divide Unsigned    | divu   | R   | Lo=R[rs]/R[rt]; Hi=R[rs]%R[rt] (6)                          | 0///1b   |
| FP Add Single      |        |     | F[fd] = F[fs] + F[ft]                                       | 11/10//0 |
| FP Add             | add.d  | FR  | ${F[fd],F[fd+1]} = {F[fs],F[fs+1]} +$                       | 11/11//0 |
| Double             |        |     | {F[tt],F[tt+1]}                                             |          |
| FP Compare Single  | c.x.s* | FR  | FPcond = (F[fs] op F[ft])? 1:0                              | 11/10//y |
| FP Compare         | 0 × d* | ED  | $FPcond = (\{F[fs], F[fs+1]\} op$                           | 11/11//y |
| Double             | C.r.a. | rĸ  | $FPcond = (\{F[fs],F[fs+1]\} op \\ \{F[ft],F[ft+1]\})? 1:0$ | 11/11//y |
|                    |        |     |                                                             |          |

OPCODE/

FMT / FT/

**FUNCT** 

(2)

ARITHMETIC CORE INSTRUCTION SET

MNE-

MON-FOR-

Double  ${F[ft],F[ft+1]}$ Load FP Single lwc1 I F[rt]=M[R[rs]+SignExtImm] (2) 31/--/--Load FP F[rt]=M[R[rs]+SignExtImm]; (2) 35/--/-ldc1 Double F[rt+1]=M[R[rs]+SignExtImm+4] Move From Hi mfhi R R[rd] = Hi0 /--/--/10

### FLOATING POINT INSTRUCTION FORMATS

| FR | opcode | fmt   | ft    | fs    | fd        | funct |
|----|--------|-------|-------|-------|-----------|-------|
|    | 31 26  | 25 21 | 20 16 | 15 11 | 10 6      | 5 0   |
| FI | opcode | fmt   | ft    |       | immediate | e     |
|    | 31 26  | 25 21 | 20 16 | 15    |           | 0     |

# **PSEUDO INSTRUCTION SET**

| NAME                         | <b>MNEMONIC</b> | OPERATION                        |
|------------------------------|-----------------|----------------------------------|
| Branch Less Than             | blt             | if(R[rs] < R[rt]) PC = Label     |
| Branch Greater Than          | bgt             | if(R[rs]>R[rt]) PC = Label       |
| Branch Less Than or Equal    | ble             | $if(R[rs] \le R[rt]) PC = Label$ |
| Branch Greater Than or Equal | bge             | $if(R[rs] \ge R[rt]) PC = Label$ |
| Load Immediate               | li              | R[rd] = immediate                |
| Move                         | move            | R[rd] = R[rs]                    |
|                              |                 |                                  |

### REGISTER NAME, NUMBER, USE, CALL CONVENTION

| NAME      | NUMBER | USE                         | PRESERVEDACROS |  |  |
|-----------|--------|-----------------------------|----------------|--|--|
| INAME     | NOMBER | OSE                         | A CALL?        |  |  |
| \$zero    | 0      | The Constant Value 0        | N.A.           |  |  |
| \$at      | 1      | Assembler Temporary         | No             |  |  |
| \$v0-\$v1 | 2-3    | Values for Function Results | No             |  |  |
|           |        | and Expression Evaluation   | 140            |  |  |
| \$a0-\$a3 | 4-7    | Arguments                   | No             |  |  |
| \$t0-\$t7 | 8-15   | Temporaries                 | No             |  |  |
| \$s0-\$s7 | 16-23  | Saved Temporaries           | Yes            |  |  |
| \$t8-\$t9 | 24-25  | Temporaries                 | No             |  |  |
| \$k0-\$k1 | 26-27  | Reserved for OS Kernel      | No             |  |  |
| \$gp      | 28     | Global Pointer              | Yes            |  |  |
| \$sp      | 29     | Stack Pointer               | Yes            |  |  |
| \$fp      | 30     | Frame Pointer               | Yes            |  |  |
| \$ra      | 31     | Return Address              | No             |  |  |

### (3) OPCODES, BASE CONVERSION, ASCII SYMBOLS MIPS (1) MIPS (2) MIPS Hexa- ASCII Hexa- ASCII Deci-Deciopcode Binary deci- Chardeci-Charfunct funct mal mal (31:26)(5:0)(5:0)mal acter mal acter (1) 00 0000 0 NUL 40 add.f <u>a</u> 00 0001 SOH 65 41 Ă sub.f 00 0010 STX 42 В srl mul.f 66 00 0011 ETX jal div. 67 43 sra beq 00 0100 EOT 68 sllv sgrt. 00 0101 5 **ENQ** 69 45 E bne abs.f 70 00 0110 46 blez 6 ACK F srlv mov.f 6 00 0111 47 BEL. 71 G bat.z srav ${\tt neg}.\!f$ 48 addi 00 1000 BS Η addiu jalr 00 1001 9 HT 73 49 movz slti 00 1010 10 a LF 74 4a sltiu 00 1011 b VT 75 4b K movn syscall round.w.f 00 1100 FF 76 4c andi trunc.wf | 00 1101ori break 13 CR 77 4d M SO 78 xori ceil.w. $f \mid 00 \ 1110$ e 4e lui floor.w.f 00 1111 15 SI 79 O sync 01 0000 10 DLE 80 50 mfhi 16 (2)01 0001 51 mthi 17 11 DC1 81 0 01 0010 52 R DC2 82 mflo movz.f 18 12 53 mtlo 01 0011 19 13 DC3 83 S 01 0100 20 14 DC4 84 54 55 01 0101 2.1 15 NAK 85 U 01 0110 22 16 SYN 86 56 V 57 01 0111 23 17 **ETB** 87 W mult 01 1000 18 CAN 88 58 01 1001 19 EM 89 59 multu 01 1010 SUB div 26 la 90 5a 01 1011 1b ESC 91 5b divu 01 1100 1c FS 01 1101 29 GS 93 5d 1d Ĭ 01 1110 30 94 RS 5e 1e 95 5f 01 1111 31 1f US 1h add cvt.s.f 10 0000 32 20 Space 96 60 addu 97 lh $\mathtt{cvt.d}.f$ 10 0001 33 21 61 a 1w1 sub 10 0010 34 22 98 62 b 23 # subu 10 0011 35 qq63 lbu and cvt.w.1 10 0100 36 24 \$ 100 64 d 10 0101 25 % 101 65 lhu or e lwr xor 10 0110 26 & 102 66 10 0111 103 67 nor g h 10 1000 40 28 104 68 sb 10 1001 29 105 69 41 sh 10 1010 106 swl slt 42 2a 6a sw sltu 10 1011 43 2h 107 6b 44 10 1100 2c 108 6c 10 1101 45 2d 109 6d m swr 10 1110 46 2e 110 6e 10 1111 47 2f 111 6f cache 0 11 11 0000 48 30 0 112 70 tge c.f.f p 11 0001 31 113 71 lwc1 tgeu c.un.f 49 q 11 0010 32 114 72 lwc2 tlt c.eq. 11 0011 33 115 tltu pref c.uea. S 11 0100 52 34 116 teg c.olt. 11 0101 53 35 75 5 117 ldc1 c.ult.f u 76 54 1dc2 tne c.ole.f 11 0110 36 118 v 11 0111 c.ule, 55 37 119 77 w 78 sc c.sf. 11 1000 56 38 120X 9 79 swc1 11 1001 57 39 121 c.ngle.f swc2 11 1010 58 3a 122 7a c.seq. 11 1011 3b 123 7b c.ngl. 11 1100 60 124 7c c.lt.j 3c c.nge. 11 1101 61 3d 125 7d sdc2 11 1110 62 3e 126 7e c.le. DEL 11 1111 127 c.ngt.

(1) opcode(31:26) == 0(2) opcode(31:26) ==  $17_{\text{ten}} (11_{\text{hex}})$ ; if fmt(25:21)== $16_{\text{ten}} (10_{\text{hex}}) f = s$  (single);

if  $fmt(25:21) = 17_{ten} (11_{hex}) f = d (double)$ 

### **IEEE 754 FLOATING POINT STANDARD**

 $(-1)^S \times (1 + Fraction) \times 2^{(Exponent - Bias)}$ where Single Precision Bias = 127, Double Precision Bias = 1023.

# IEEE Single Precision and **Double Precision Formats:**

**IEEE 754 Symbols** Exponent Object Fraction ± 0 ± Denorm ≠O 1 to MAX - 1 anything ± Fl. Pt. Num. MAX 0 ±∞ NaN MAX ±0 S.P. MAX = 255, D.P. MAX = 2047





### **DATA ALIGNMENT**

| Double Word |      |      |           |      |      |           |   |  |  |
|-------------|------|------|-----------|------|------|-----------|---|--|--|
|             | Wo   | rd   |           | Word |      |           |   |  |  |
| Half Word   |      | Half | Word      | Half | Word | Half Word |   |  |  |
| Byte        | Byte | Byte | Byte Byte |      | Byte | Byte Byte |   |  |  |
| 0           | 1    | 2    | 3         | 4    | 5    | 6         | 7 |  |  |

Value of three least significant bits of byte address (Big Endian)

### **EXCEPTION CONTROL REGISTERS: CAUSE AND STATUS**



BD = Branch Delay, UM = User Mode, EL = Exception Level, IE = Interrupt Enable **EXCEPTION CODES** 

| Num<br>ber | Name   | Cause of Exception          | Num<br>ber | Name | Cause of Exception       |
|------------|--------|-----------------------------|------------|------|--------------------------|
| 0          | Int    | Interrupt (hardware)        | 9          | Bp   | Breakpoint Exception     |
| 4          | AdE    | Address Error Exception     | 10         | RI   | Reserved Instruction     |
|            | L      | (load or instruction fetch) | 10         | K    | Exception                |
| 5          | 5 AdES | Address Error Exception     | 1.1        | CpU  | Coprocessor              |
|            | AuEs   | (store)                     |            | СрО  | Unimplemented            |
| 6          | IBE    | Bus Error on                | 12         | Ov   | Arithmetic Overflow      |
| U IBE      | IDE    | Instruction Fetch           |            | OV   | Exception                |
| 7          | DBE    | Bus Error on Load or Store  | 13         | Tr   | Trap                     |
| 8          | Sys    | Syscall Exception           | 15         | FPE  | Floating Point Exception |
|            |        |                             |            |      |                          |

SIZE PREFIXES (10x for Disk. Communication; 2x for Memory)

|              | (                   | o. 2.o., c        | ······       |                  | ,            |                   | ' <b>y</b> ' |
|--------------|---------------------|-------------------|--------------|------------------|--------------|-------------------|--------------|
|              | PRE-                |                   | PRE-         |                  | PRE-         |                   | PRE-         |
| SIZE         | FIX                 | SIZE              | FIX          | SIZE             | FIX          | SIZE              | FIX          |
| $10^3, 2^1$  | <sup>0</sup> Kilo-  | $10^{15}, 2^{50}$ | Peta-        | 10-3             | milli-       | 10 <sup>-15</sup> | femto-       |
| $10^6, 2^2$  | <sup>20</sup> Mega- | $10^{18}, 2^{60}$ | Exa-         | 10 <sup>-6</sup> | micro-       | 10 <sup>-18</sup> | atto-        |
| $10^9, 2^3$  | <sup>30</sup> Giga- | $10^{21}, 2^{70}$ | Zetta-       | 10 <sup>-9</sup> | nano-        | 10-21             | zepto-       |
| $10^{12}, 2$ | 40 Tera-            | $10^{24}, 2^{80}$ | Yotta-       | 10-12            | pico-        | 10-24             | yocto-       |
| The symb     | ool for each        | prefix is ju      | st its first | letter, e        | except $\mu$ | is used           | for micro    |