











SN54LS06, SN74LS06

SDLS020F - MAY 1990 - REVISED JULY 2016

# SNx4LS06 Hex Inverter Buffers and Drivers With Open-Collector High-Voltage Outputs

#### **Features**

- Convert TTL Voltage Levels to MOS Levels
- High Sink-Current Capability
- Input Clamping Diodes Simplify System Design
- Open-Collector Driver for Indicator Lamps and
- Inputs Fully Compatible With Most TTL Circuits
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

## 2 Applications

- **Factory Automation**
- **Building Automation**
- Line Drivers
- Electronic Point of Sale
- Desktop or Notebook PCs

## 3 Description

The SNx4LS06 devices feature high-voltage, opencollector outputs to interface with high-level circuits (such as MOS), or for driving high-current loads, and also are characterized for use as inverter buffers for driving TTL inputs. The SNx4LS06 devices have a rated output voltage of 30 V.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |  |
|-------------|-----------|--------------------|--|
| SN54LS06    | CDIP (14) | 19.50 mm × 6.92 mm |  |
| 31134L300   | LCCC (20) | 8.89 mm × 8.89 mm  |  |
| SN74LS06D   | SOIC (14) | 8.65 mm × 3.91 mm  |  |
| SN74LS06DB  | SSOP (14) | 5.30 mm × 6.20 mm  |  |
| SN74LS06N   | PDIP (14) | 19.30 mm × 6.35 mm |  |
| SN74LS06NS  | SOP (14)  | 5.30 mm × 10.20 mm |  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

## **Logic Diagram (Positive Logic)**

$$1A \xrightarrow{1} 2 \xrightarrow{2} 1Y$$

$$2A \xrightarrow{3} 2 \xrightarrow{4} 2Y$$

$$3A \xrightarrow{5} 2 \xrightarrow{6} 3Y$$

$$4A \xrightarrow{9} 2 \xrightarrow{8} 4Y$$

$$5A \xrightarrow{11} 2 \xrightarrow{10} 5Y$$

$$6A \xrightarrow{13} 2 \xrightarrow{12} 6Y$$

Pin numbers shown are for the D, DB, J, N, and NS packages.



# **Table of Contents**

| 1 | Features 1                           | 8.4 Device Functional Modes                             |
|---|--------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                       | 9 Application and Implementation                        |
| 3 | Description 1                        | 9.1 Application Information                             |
| 4 | Revision History2                    | 9.2 Typical Application                                 |
| 5 | Pin Configuration and Functions 3    | 10 Power Supply Recommendations 1                       |
| 6 | Specifications4                      | 11 Layout 1                                             |
|   | 6.1 Absolute Maximum Ratings 4       | 11.1 Layout Guidelines1                                 |
|   | 6.2 ESD Ratings 4                    | 11.2 Layout Examples1                                   |
|   | 6.3 Recommended Operating Conditions | 12 Device and Documentation Support 12                  |
|   | 6.4 Thermal Information5             | 12.1 Documentation Support                              |
|   | 6.5 Electrical Characteristics5      | 12.2 Related Links 13                                   |
|   | 6.6 Switching Characteristics 5      | 12.3 Receiving Notification of Documentation Updates 13 |
|   | 6.7 Typical Characteristics 6        | 12.4 Community Resources                                |
| 7 | Parameter Measurement Information 7  | 12.5 Trademarks 12                                      |
| 8 | Detailed Description 8               | 12.6 Electrostatic Discharge Caution                    |
|   | 8.1 Overview 8                       | 12.7 Glossary                                           |
|   | 8.2 Functional Block Diagram 8       | 13 Mechanical, Packaging, and Orderable                 |
|   | 8.3 Feature Description              | Information 12                                          |
|   |                                      |                                                         |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision E (February 2004) to Revision F

Page

| • | Added Applications section, Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Added Military Disclaimer to Features list                                                                                                                                                                                                                                                                                          |
|   | Added Applications.                                                                                                                                                                                                                                                                                                                 |
| • | Changed values in the Thermal Information table to align with JEDEC standards                                                                                                                                                                                                                                                       |



# 5 Pin Configuration and Functions

D, DB, J, N, and NS Package 14-Pin SOIC, SSOP, CDIP, PDIP, and SOP Top View





#### **Pin Functions**

| PIN             |                                |                        |     |                        |  |  |  |
|-----------------|--------------------------------|------------------------|-----|------------------------|--|--|--|
| NAME            | SOIC, SSOP,<br>CDIP, PDIP, SOP | LCCC                   | I/O | DESCRIPTION            |  |  |  |
| 1A              | 1                              | 2                      | I   | 1A Input               |  |  |  |
| 1Y              | 2                              | 3                      | 0   | 1Y Output              |  |  |  |
| 2A              | 3                              | 4                      | I   | 2A Input               |  |  |  |
| 2Y              | 4                              | 6                      | 0   | 2Y Output              |  |  |  |
| 3A              | 5                              | 8                      | I   | 3A Input               |  |  |  |
| 3Y              | 6                              | 9                      | 0   | 3Y Output              |  |  |  |
| 4A              | 9                              | 13                     | I   | 4A Input               |  |  |  |
| 4Y              | 8                              | 12                     | 0   | 4Y Output              |  |  |  |
| 5A              | 11                             | 16                     | I   | 5A Input               |  |  |  |
| 5Y              | 10                             | 14                     | 0   | 5Y Output              |  |  |  |
| 6A              | 13                             | 19                     | I   | 6A Input               |  |  |  |
| 6Y              | 12                             | 18                     | 0   | 6Y Output              |  |  |  |
| GND             | 7                              | 10                     | _   | Ground                 |  |  |  |
| NC              | _                              | 1, 5, 7,<br>11, 15, 17 | _   | No internal connection |  |  |  |
| V <sub>CC</sub> | 14                             | 20                     | _   | Power pin              |  |  |  |

Copyright © 1990–2016, Texas Instruments Incorporated



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                             | MIN | MAX | UNIT |
|-------------------------------------------------------------|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                             |     | 7   | V    |
| Input voltage, V <sub>I</sub> <sup>(2)</sup>                |     | 7   | V    |
| Output voltage, V <sub>O</sub> (SNx4LS06) <sup>(2)(3)</sup> |     | 30  | V    |
| Absolute maximum junction temperature, T <sub>J</sub>       |     | 150 | °C   |
| Storage temperature, T <sub>stg</sub>                       | -65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| \/                 | Clastrostatia diasharas | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±500  | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                         |          | MIN | NOM | MAX | UNIT |
|-----------------|-----------------------------------------|----------|-----|-----|-----|------|
| $V_{CC}$        | Supply voltage                          |          | 4.5 | 5   | 5.5 | V    |
| $V_{IH}$        | High-level input voltage                |          | 2   |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage                 |          |     |     | 8.0 | V    |
| V <sub>OH</sub> | High-level output voltage (SNx4LS06)    |          |     |     | 30  | V    |
|                 |                                         | SN54LS06 |     |     | 30  | Λ    |
| I <sub>OL</sub> | Low-level output current SN74LS06       |          |     |     | 40  | mA   |
| T <sub>A</sub>  |                                         | SN54LS06 | -55 |     | 125 | 00   |
|                 | Operating free-air temperature SN74LS06 |          |     |     | 70  | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the *Implications of Slow or Floating CMOS Inputs* application report.

<sup>2)</sup> All voltage values are with respect to GND.

<sup>(3)</sup> This is the maximum voltage that must be applied to any output when it is in the off state.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Tested on N package



#### 6.4 Thermal Information

|                        |                                              | SN74LS06 |           |          |          |      |
|------------------------|----------------------------------------------|----------|-----------|----------|----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DB (SSOP) | N (PDIP) | NS (SOP) | UNIT |
|                        |                                              | 14 PINS  | 14 PINS   | 14 PINS  | 14 PINS  |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 85.8     | 97.4      | 50.2     | 82.8     | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 44       | 49.8      | 37.5     | 40.9     | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 40.3     | 44.5      | 30       | 41.4     | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 11.1     | 16.5      | 22.3     | 12.4     | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 40.1     | 44        | 29.9     | 41.1     | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | _        | _         | _        | _        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST C                                                        | CONDITIONS <sup>(1)</sup>           | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|------------------|---------------------------------------------------------------|-------------------------------------|-----|--------------------|------|------|
| $V_{IK}$         | $V_{CC} = MIN, I_I = -12 \text{ mA}$                          |                                     |     |                    | -1.5 | V    |
| I <sub>OH</sub>  | $V_{CC} = MIN, V_{IL} = 0.8 \text{ V}, V_{OH} = 30 \text{ V}$ | , SNx4LS06                          |     |                    | 0.25 | mA   |
|                  |                                                               | I <sub>OL</sub> = 16 mA             |     | 0.25               | 0.4  |      |
| V <sub>OL</sub>  | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V                  | I <sub>OL</sub> = 30 mA             |     |                    | 0.7  | V    |
|                  |                                                               | $I_{OL} = 40 \text{ mA}, SN74LS06}$ |     |                    | 0.7  |      |
| I <sub>I</sub>   | $V_{CC} = MAX, V_I = 7 V$                                     |                                     |     |                    | 1    | mA   |
| I <sub>IH</sub>  | $V_{CC} = MAX$ , $V_I = 2.4 V$                                |                                     |     |                    | 20   | μΑ   |
| I <sub>IL</sub>  | $V_{CC} = MAX, V_I = 0.4 V$                                   |                                     |     |                    | -0.2 | mA   |
| I <sub>CCH</sub> | V <sub>CC</sub> = MAX                                         |                                     |     |                    | 18   | mA   |
| I <sub>CCL</sub> | V <sub>CC</sub> = MAX                                         |                                     |     |                    | 60   | mA   |

<sup>(1)</sup> For conditions shown as MIN or MAX, use the appropriate value specified under Recommended Operating Conditions.

#### 6.6 Switching Characteristics

 $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$  (see Figure 2)

| PARAMETER        | TEST CONDITIONS                                                    | MIN | TYP MAX | UNIT |
|------------------|--------------------------------------------------------------------|-----|---------|------|
| t <sub>PLH</sub> | From A (input) to Y (output), $R_L$ = 110 $\Omega$ , $C_L$ = 15 pF | 7   | 15      | 9    |
| t <sub>PHL</sub> | From A (input) to Y (output), $R_L$ = 110 $\Omega$ , $C_L$ = 15 pF | 10  | 20      | ns   |

Product Folder Links: SN54LS06 SN74LS06

<sup>(2)</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^{\circ}\text{C}$ .



# 6.7 Typical Characteristics



Figure 1. Propagation Delay vs Temperature



#### 7 Parameter Measurement Information



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All diodes are 1N3064 or equivalent.
- C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- D. S1 and S2 are closed for t<sub>PLH</sub>, t<sub>PHL</sub>, t<sub>PHZ</sub>, and t<sub>PLZ</sub>; S1 is open and S2 is closed for t<sub>PZH</sub>; S1 is closed and S2 is open for t<sub>PZL</sub>.
- E. Phase relationships between inputs and outputs have been chosen arbitrarily for these examples.
- F. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O \approx 50~\Omega$ ,  $t_f \leq$  1.5 ns,  $t_f \leq$  2.6 ns.
- G. The outputs are measured one at a time, with one input transition per measurement.

Figure 2. Load Circuits and Voltage Waveforms



### 8 Detailed Description

#### 8.1 Overview

The SNx4LS06 devices are open-collector output inverters. The maximum sink current for the SN54LS06 device is 30 mA, and for the SN74LS06 device it is 40 mA. These devices are compatible with most TTL families. Inputs are diode-clamped to minimize transmission effects, which simplifies design. Typical power dissipation is 175 mW, and average propagation delay time is 8 ns.

#### 8.2 Functional Block Diagram



### 8.3 Feature Description

The SNx4LS06 devices can convert most TTL voltage circuit voltage level to MOS levels. The devices have high sink-current capability of up to 40 mA. The open-collector driver can be used for typical applications including Indicator lamps and relays.

#### 8.4 Device Functional Modes

Table 1 lists the functional modes of the SNx4LS06 devices.

**Table 1. Function Table** 

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| Н          | L           |
| L          | Hi-Z        |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The open-collector device is suitable for high-drive and high-voltage translation applications.

### 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 3. Application Schematic

#### 9.2.1 Design Requirements

The SNx4LS06 are open-collector devices which can sink current (up to 40 mA on SN74LS06). The devices can be used in applications such as LED drivers and voltage translation using pullup resistors.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended input conditions:
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommended output conditions:
  - Load currents must not exceed (I<sub>O</sub> max) per output.
  - Outputs can be pulled up to 30 V.



# **Typical Application (continued)**

# 9.2.3 Application Curve



Figure 4. Propagation Delay vs Temperature



## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*.

Each  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor, and if there are multiple  $V_{CC}$  pins, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs must not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input and gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. The following rules must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or  $V_{CC}$  whichever make more sense or is more convenient. TI recommends keeping the signal lines as short and as straight as possible (see Figure 6). Incorporation of microstrip or stripline techniques are also recommended when signal lines are more than 1" long. These traces must be designed with a characteristic impedance of either 50  $\Omega$  or 75  $\Omega$  as required by the application.

#### 11.2 Layout Examples



Figure 5. Layout Schematic



Figure 6. Signal Line Layout

Copyright © 1990–2016, Texas Instruments Incorporated



### 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

#### **Related Links**

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|---------------------|---------------------|
| SN54LS06 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN74LS06 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN74LS16 | Click here     | Click here   | Click here          | Click here          | Click here          |

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



12

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN54LS06 SN74LS06

www.ti.com

14-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                   | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|--------------------|--------------|----------------------------------------|---------|
| 5962-9861701Q2A  | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type | -55 to 125   | 5962-<br>9861701Q2A<br>SNJ54LS<br>06FK | Samples |
| 5962-9861701QCA  | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type | -55 to 125   | 5962-9861701QC<br>A<br>SNJ54LS06J      | Samples |
| SN54LS06J        | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type | -55 to 125   | SN54LS06J                              | Samples |
| SN74LS06D        | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM | 0 to 70      | LS06                                   | Samples |
| SN74LS06DBR      | ACTIVE     | SSOP         | DB                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM | 0 to 70      | LS06                                   | Samples |
| SN74LS06DG4      | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM | 0 to 70      | LS06                                   | Samples |
| SN74LS06DR       | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM | 0 to 70      | LS06                                   | Samples |
| SN74LS06DRE4     | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM | 0 to 70      | LS06                                   | Samples |
| SN74LS06N        | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type | 0 to 70      | SN74LS06N                              | Samples |
| SN74LS06NE4      | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type | 0 to 70      | SN74LS06N                              | Samples |
| SN74LS06NSR      | ACTIVE     | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM | 0 to 70      | 74LS06                                 | Samples |
| SN74LS06NSRG4    | ACTIVE     | SO           | NS                 | 14   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM | 0 to 70      | 74LS06                                 | Samples |
| SNJ54LS06FK      | ACTIVE     | LCCC         | FK                 | 20   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type | -55 to 125   | 5962-<br>9861701Q2A<br>SNJ54LS<br>06FK | Samples |
| SNJ54LS06J       | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type | -55 to 125   | 5962-9861701QC<br>A<br>SNJ54LS06J      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Aug-2021

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54LS06, SN74LS06:

Catalog: SN74LS06

Military: SN54LS06

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

Addendum-Page 2

# **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Aug-2021

• Military - QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





| Α0 |                                                           |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All difficulties are norminal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LS06DBR                   | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LS06DR                    | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LS06NSR                   | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| 7 til dilitioriolorio dio monimal |              |                 |          |      |             |            |             |
|-----------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|
| Device                            | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |
| SN74LS06DBR                       | SSOP         | DB              | 14       | 2000 | 853.0       | 449.0      | 35.0        |
| SN74LS06DR                        | SOIC         | D               | 14       | 2500 | 853.0       | 449.0      | 35.0        |
| SN74LS06NSR                       | SO           | NS              | 14       | 2000 | 853.0       | 449.0      | 35.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9861701Q2A | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |
| SN74LS06D       | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN74LS06DG4     | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN74LS06N       | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS06N       | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS06NE4     | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74LS06NE4     | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54LS06FK     | FK           | LCCC         | 20   | 1   | 506.98 | 12.06  | 2030   | NA     |

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated