



# Memory Devices on DE2-115

數位電路實驗

Authors: 吳柏辰、林裕盛

Author: Trumen









## Storage Devices of DE2-115

- SRAM Very easy to use!
- SDRAM
- FLASH
- EEPROM
- SD Card









# SRAM









#### Features

- 16M-bit (2MB) static RAMs
- 1M words by 16 bits/word
- High-speed access times:
  - speed = 20ns for VDD 1.65V to 2.2V
  - speed = 10ns for VDD 2.4V to 3.6V
  - speed = 8ns for VDD 3.3V + 5%

Quite enough since the DE2\_115 default clock is 50MHz







### Schematic Diagram







# **SRAM Pin Assignments**

| Signal Name     | Description             |
|-----------------|-------------------------|
| SRAM_ADDR[19:0] | SRAM Address port       |
| SRAM_DQ[15:0]   | SRAM Data port          |
| SRAM_OE         | SRAM Output Enable      |
| SRAM_WE         | SRAM Write Enable       |
| SRAM_CE         | SRAM Chip Enable        |
| SRAM_LB         | SRAM Lower Byte Control |
| SRAM_UB         | SRAM Upper Byte Control |









### **Truth Table**

| Mode            |             |        |           |             | I/O PIN       |                        |                        |             |
|-----------------|-------------|--------|-----------|-------------|---------------|------------------------|------------------------|-------------|
|                 | WE          | CE     | <b>OE</b> | LB          | <del>UB</del> | 1/00-1/07              | I/O8-I/O15             | VDD Current |
| Not Selected    | Х           | Н      | Χ         | Χ           | Χ             | High-Z                 | High-Z                 | ISB1, ISB2  |
| Output Disabled | H<br>X      | L<br>L | H<br>X    | X<br>H      | X<br>H        | High-Z<br>High-Z       | High-Z<br>High-Z       | lcc         |
| Read            | Н<br>Н<br>Н | L<br>L | L<br>L    | L<br>H<br>L | H<br>L<br>L   | Douт<br>High-Z<br>Douт | High-Z<br>Douт<br>Douт | Icc         |
| Write           | L           | L<br>L | X<br>X    | L<br>H      | H<br>L        | Dın<br>High-Z<br>Dın   | High-Z<br>Dın<br>Dın   | lcc         |









# **Timing Diagram**

- Min. R/W cycle time t<sub>RC</sub> = 8ns
- Imagine you are using
  - logic [15:0] sram\_data\_r [1048576];





9







#### Reference

- 1. "DE2-115 User Manual" by Terasic.
- 2. "DE2-115\_MB.pdf" by Terasic.
- 3. "61WV102416ALL(ISSI\_1M x 16\_SRAM).pdf" by ISSI.



