

# Data Sheet

VT1620A VinylUSB USB2.0 FS Audio Codec

April 22, 2010 Revision 1.01

# **Revision History**

| Rev  | Date        | Initial | Note                                                             |
|------|-------------|---------|------------------------------------------------------------------|
| 1.0  | Dec. 8, 09  | TL      | Initial external release                                         |
| 1.01 | Apr. 22, 10 | TL      | Corrected typo in functional block diagram<br>Updated legal page |

# Table of Contents

| Revision History                                  | i   |
|---------------------------------------------------|-----|
| Table of Contents                                 | ii  |
| List of Figures                                   | iii |
| List of Tables                                    | iii |
| 1 Product Features                                | 1   |
| 2 Overview                                        | 2   |
| 3 Pinout                                          |     |
| 4 Pin List                                        | 4   |
| 5 Pin Description                                 | 5   |
| 5.1 USB Interface                                 | 5   |
| 5.2 I <sup>2</sup> C Interface                    |     |
| 5.3 Button & LED Interface                        | 5   |
| 5.4 S/PDIF Interface                              | 5   |
| 5.5 Clock Interface                               | 5   |
| 5.6 SPI Interface                                 | 5   |
| 5.7 Codec Interface                               |     |
| 5.8 Power & Ground                                | 6   |
| 5.9 GPIO (General Purpose Input/Output) Interface |     |
| 5.10 Test Mode Interface                          | 6   |
| 6 Memory Map                                      | 7   |
| 6.1 Program Memory Space                          |     |
| 6.2 Data Memory Space                             |     |
| 6.3 MCU Internal Registers                        |     |
| 6.4 Configuration Registers and Data Memory       |     |
| 7 Audio Capabilities                              | 9   |
| 7.1 Multiple Audio Configuration Support          | 9   |
| 7.2 Audio Topologies                              |     |
| 7.3 Default Microphone Array Geometry Descriptor  |     |
| 7.4 Default Manufacturer String                   |     |
| 7.5 Default Product String                        |     |
| 7.6 User Customization                            |     |
| 8 Clock and Crystal Networks                      |     |
| 8.1 External Clock Source or Crystal Networks     |     |
| 8.2 Internal Clock Generation                     | 18  |
| 8.3 Clock Divisor Settings                        | 19  |
| 9 Electrical Specification                        |     |
| 9.1 Absolute Maximum Ratings                      |     |
| 9.2 Recommended Operating Conditions              |     |
| 9.3 Electrical Parameters                         |     |
| 10 Mechanical Specification                       | 22  |

# List of Figures

| Figure 1 - VT1620A Functional Block Diagram           | 2  |
|-------------------------------------------------------|----|
| Figure 2 – VT1620A Pin Diagram for LQFP-48 (Top View) |    |
| Figure 3 – Audio Topology of USB Dongle               |    |
| Figure 4 – Audio Topology of USB Headset              |    |
| Figure 5 – Audio Topology of USB Speaker              |    |
| Figure 6 - Audio Topology of USB Microphone           | 11 |
| Figure 7 – Audio Topology of USB Mic-Array            | 11 |
| Figure 8 - Microphone Array Coordinate System         | 13 |
| Figure 9 – VT1620A Clock and Crystal Networks         | 17 |
| Figure 10 - VT1620A Clock Generator                   |    |
| Figure 11 - VT1620A LOFP-48 Package (7 mm×7 mm)       | 22 |

# List of Tables

| Table 1 - VT1620A Pin List                                       | 4  |
|------------------------------------------------------------------|----|
| Table 2 - Program Memory Space of VT1620A                        | 7  |
| Table 3 - Memory Map of MCU Internal Registers                   | 7  |
| Table 4 - Memory Map of Configuration Registers and Data Memory  | 8  |
| Table 5 – Settings of CONFIG [2:0] for VT1620A                   | 9  |
| Table 6 - VT1620A Configuration Options                          | 9  |
| Table 7 - Microphone Array Information                           | 12 |
| Table 8 - Settings of FSEL [1:0] for VT1620A versus EEPROM Types | 14 |
| Table 9 - EEPROM Data Structure                                  |    |
| Table 10 - Clock Divisor Settings                                | 19 |
|                                                                  |    |

# 1 Product Features

#### VT1620A

#### VinyIUSB USB2.0 FS Audio Codec

#### • USB Interface

- USB transceiver integrated
- USB 2.0 full speed compliant
- USB audio device class specification v1.0 compliant
- USB Device Firmware Upgrade v1.1 compliant
- Supports one Control Endpoint, one Isochronous Out Endpoint, one Isochronous In Endpoint, one Feedback Endpoint and one Interrupt Endpoint.
- Alternative zero bandwidth setting to save USB bus bandwidth while the device in idle status
- USB HID volume, mute, and GIO support
- Supports suspend, resume and remote wake-up
- Adaptive clock generator for audio streaming synchronization
- USB Feedback endpoint support to enable lossless audio quality

#### MCU

- Embedded 8032 with ICE mode support
- Built-in 16k ROM for firmware; no extra Flash required
- Optional External Serial Flash for firmware, Max. 64k
- External Serial Flash for vendor specific VID, PID and Serial Number

### I<sup>2</sup>C Interface

- Supports both slave mode and master mode
- Supports wait-states
- Up to 400 kb/s data transfer rate

#### Audio Capabilities

- SPDIF TX audio interface (1 port)
  - Full duplex 16-, 20-, 24-bit monoor 2-channel
  - 44.1 kHz, 48 kHz, 96 kHz, 192 kHz sampling rates

#### - Embedded Audio CODEC

- + ADC SNR 90 dB and THD -80 dB
- DAC SNR 95 dB and THD -85 dB
- 2-ch 16/24-bit ADC, supporting 44.1 kHz, 48 kHz, 96 kHz, 192 kHz sampling rates
- 2-ch 16/24-bit DAC, supporting 44.1 kHz, 48 kHz, 96 KHz, 192 kHz sampling rates
- Left / Right channel exchange for both ADC and DAC.
- Noise Gate
- ALC for ADC
- Embedded headphone amplifier

#### Audio Device Configuration

- MIC-Array: 2-ch microphone
- MIC-Array & mono speaker: 2-ch microphone & 2-ch stereo output
- Headset: 1-ch microphone & 2-ch stereo output
- VoIP: 1-ch microphone & 2-ch stereo output & HID
- Capless headphone
- AA path support

### Specific and General IO Interface

- Record-mute LED
- Device-in-operation LED
- Buzz output
- General IO pins

#### Miscellaneous

- Single 6-MHz Crystal input with on-chip PLL.
- USB bus-powered device, with built-in
   5-V to 3.3-V and 5-V to 2-V regulator
- Independent sample rate for playback and recording.

### 2 Overview

The VT1620A VinyIUSB chip is a Universal Serial Bus Audio Codec for intermediate consumer headphone or IP phone applications. It conforms to the USB 2.0 Specification and supports Full-Speed mode. VT1620A supports USB Audio Class 1.0, and hence can enable driverless product. Featuring with S/PDIF TX interface, VT1620A's stereo I/O supports most popular digital audio sampling resolutions. VT1620A requires only one 6-MHz crystal to generate all necessary clock frequencies for internal clock operation. VT1620A also integrates 5-V to 3.3-V and 5-V to 2-V regulator; together with 16-k built-in ROM, it provides customer with extremely cost-competitive BOM solution.

Figure 1 shows the functional block diagram for VT1620A VinylUSB Audio Codec.



Figure 1 – VT1620A Functional Block Diagram

# 3 Pinout



Figure 2 – VT1620A Pin Diagram for LQFP-48 (Top View)

# 4 Pin List

Table 1 – VT1620A Pin List

| Pin | 1/0 | Pin Name | Pin | 1/0 | Pin Name | Pin | 1/0 | Pin Name    | Pin | 1/0 | Pin Name |
|-----|-----|----------|-----|-----|----------|-----|-----|-------------|-----|-----|----------|
| 1   | Α   | MICBIAS  | 13  | 0   | SFCLK    | 25  | Α   | XI          | 37  | Α   | HP_COM   |
| 2   | Α   | MICIN2   | 14  | 0   | SFCS     | 26  | Α   | XO          | 38  | Α   | LINEOR   |
| 3   | Α   | MICIN1   | 15  | В   | CONFIG2  | 27  | В   | MUTELED     | 39  | Α   | LINEOL   |
| 4   | Α   | PDRGL20  | 16  | В   | GPIO5    | 28  | В   | SPDIFO/BUZZ | 40  | Р   | HPGND    |
| 5   | Р   | DVDD33   | 17  | В   | GPIO4    | 29  | I   | TESTMODE    | 41  | Р   | HPVDD    |
| 6   | Р   | DVDD50   | 18  | В   | GPIO3    | 30  | В   | FSEL1       | 42  | Р   | AVDD50   |
| 7   | Р   | DVSS     | 19  | В   | GPIO2    | 31  | В   | MUTEPLY     | 43  | Р   | AGND     |
| 8   | Р   | DVDD20   | 20  | В   | GPIO1    | 32  | В   | FSEL0       | 44  | Α   | PDRGL33  |
| 9   | Α   | DP       | 21  | В   | VOLUP    | 33  | В   | I2CSCL_S    | 45  | Р   | AVDD     |
| 10  | Α   | DM       | 22  | В   | VOLDN    | 34  | В   | I2CSDA_S    | 46  | Р   | AVSS     |
| 11  | I   | SFDI     | 23  | В   | MUTEREC  | 35  | В   | CONFIG1     | 47  | Α   | VREF     |
| 12  | 0   | SFD0     | 24  | В   | BUSYLED  | 36  | В   | CONFIG0     | 48  | Α   | VMID     |

# Note:

I = Input; O = Output

A = Analog

B = Bi-directional P = Power / Ground

# 5 Pin Description

# 5.1 USB Interface

| Pin Name | Туре | Pin # | Signal Description |
|----------|------|-------|--------------------|
| DP       | Α    | 9     | USB Bus DPlus.     |
| DM       | Α    | 10    | USB Bus DMinus.    |

# 5.2 I<sup>2</sup>C Interface

| Pin Name | Туре | Pin # | Signal Description           |
|----------|------|-------|------------------------------|
| I2CSCL_S | В    | 33    | I <sup>2</sup> C Slaver SCL. |
| I2CSDA_S | В    | 34    | I <sup>2</sup> C Slaver SDA. |

# 5.3 Button & LED Interface

| Pin Name | Туре | Pin # | Signal Description |
|----------|------|-------|--------------------|
| VOLUP    | В    | 21    | Volume Up.         |
| VOLDN    | В    | 22    | Volume Down.       |
| MUTEREC  | В    | 23    | Mute Record.       |
| MUTEPLY  | В    | 31    | Mute Play.         |
| BUSYLED  | В    | 24    | Busy LED.          |
| MUTELED  | В    | 27    | Mute LED.          |

# 5.4 S/PDIF Interface

| Pin Name    | Туре | Pin # | Signal Description                 |
|-------------|------|-------|------------------------------------|
| SPDIFO/BUZZ | В    | 28    | S/PDIF Output Signal; Buzz Output. |

# 5.5 Clock Interface

| Pin Name | Туре | Pin # | Signal Description |
|----------|------|-------|--------------------|
| XO       | Α    | 26    | Clock Out.         |
| XI       | Α    | 25    | Clock In. 6 MHz.   |

# 5.6 SPI Interface

| Pin Name | Туре | Pin # | Signal Description                     |
|----------|------|-------|----------------------------------------|
| SFCS     | 0    | 14    | Serial Flash Chip Selects. Active-low. |
| SFDI     | I    | 11    | Serial Flash Controller Data Input.    |
| SFDO     | 0    | 12    | Serial Flash Controller Data Output.   |
| SFCLK    | 0    | 13    | Serial Flash Clock.                    |

### 5.7 Codec Interface

| Pin Name | Туре | Pin # | Signal Description                      |
|----------|------|-------|-----------------------------------------|
| MICIN1   | Α    | 3     | Microphone Input 1.                     |
| MICIN2   | Α    | 2     | Microphone Input 2.                     |
| MICBIAS  | Α    | 1     | Microphone Bias.                        |
| LINEOR   | Α    | 38    | Line-out Right.                         |
| LINEOL   | Α    | 39    | Line-out Left.                          |
| HP_COM   | Α    | 37    | Line-out Bias.                          |
| VREF     | Α    | 47    | Reference Voltage Decoupling Capacitor. |
| VMID     | Α    | 48    | Mid-rail Voltage Decoupling Capacitor.  |
| PDRGL33  | Α    | 44    | PD 5 ~ 3.3 V RGL.                       |
| PDRGL20  | Α    | 4     | PD 5 ~ 2.0 V RGL.                       |

#### 5.8 Power & Ground

| Pin Name | Туре | Pin # | Signal Description                            |
|----------|------|-------|-----------------------------------------------|
| AVDD50   | Р    | 42    | USB 5 V Power for Analog Part Regulator.      |
| AVDD     | Р    | 45    | RGL Output for Analog Audio Circuit.          |
| HPVDD    | Р    | 41    | RGL Output for Headphone Driver Supply.       |
| AVSS     | Р    | 46    | Analog Ground for Audio Circuit.              |
| AGND     | Р    | 43    | Reference Ground for Internal Analog Circuit. |
| DVDD50   | Р    | 6     | USB 5 V Power for Digital Part Regulator.     |
| DVDD33   | Р    | 5     | RGL 3.3 V Output for Digital Part.            |
| DVDD20   | Р    | 8     | RGL 2.0 V Output for Digital Part.            |
| DVSS     | Р    | 7     | Ground for Digital Part.                      |

#### 5.9 GPIO (General Purpose Input/Output) Interface

|               |      | •                        | 1 /                           |
|---------------|------|--------------------------|-------------------------------|
| Pin Name      | Туре | Pin #                    | Signal Description            |
| GPIO[5:1]     | В    | 16; 17;<br>18; 19;<br>20 | General Purpose Input/Output. |
| *FSEL[1:0]    | В    | 30; 32                   | Flash Type Select.            |
| **CONFIG[2:0] | В    | 15; 35;<br>36            | Device Type Select.           |

#### Note:

- \* Refer to Table 8 Settings of FSEL [1:0] for VT1620A versus EEPROM Types for detailed EEPROM selection
- \*\* Refer to Table 5 Settings of CONFIG [2:0] for VT1620A for detailed device type selection.

### 5.10 Test Mode Interface

| Pin Name | Туре | Pin # | Signal Description |
|----------|------|-------|--------------------|
| TESTMODE | I    | 29    | TESTMODE.          |

# 6 Memory Map

The 8051 family's memory is organized in a Harvard structure, which means the program memory and data memory are located in the separate address spaces. The 16 address lines can access up to 64k byte space.

#### 6.1 Program Memory Space

Since the 8032 core embedded in VT1620A is a ROMless version of 8051, all the program memories used by VT1620A are considered as "External memory" in the point of view of 8032 core.

**Byte Address Range** On-chip (Note 1.) Off-chip (Note 1.) Size in bytes **Data Access** 0x0000 - 0x0FFF 8 bits R/W Built-in ROM / Serial Flash 4k EP1/2 Buffer (Note 2.) 8 bits R/W 0x1000 - 0x3FFF Built-in ROM Serial Flash 12k 0x4000 - 0xFFFF Serial Flash 8 bits R/W 48k

Table 2 - Program Memory Space of VT1620A

#### Note:

- 1. When boot from ROM is selected by the strapping option, on-chip space will be used as the program memory. When boot from ROM is not selected by the strapping option, off-chip space will be used as the program memory.
- 2. When updating firmware in the off-chip program memory, EP1/2 SRAM is used as the temporary program memory storage. Under this mode, the lowest 4k address will be mapped to EP1/2 buffer.

### 6.2 Data Memory Space

The 256 bytes of internal registers and up to 64k bytes of external data memory can be accessed by the 8032 core. (The boundary of internal/external is the 8032 core.)

#### 6.3 MCU Internal Registers

Please refer to the following Table 3 for the memory map of MCU Internal Registers.

Table 3 - Memory Map of MCU Internal Registers

| Byte Address Range | On-chip                                         | Off-chip | Size in Bytes | Data Access  |
|--------------------|-------------------------------------------------|----------|---------------|--------------|
| 0x0000 – 0x001F    | 4 banks of RO-R7                                |          | 32            | 8 bits R/W   |
| 0x0020 - 0x002F    | Bit addressable 0x00-0x7F                       |          | 16            | 1/8 bits R/W |
| 0x0030 – 0x007F    | Rest of lower 128<br>Direct/indirect addressing |          | 80            | 8 bits R/W   |
| 0x0080 – 0x00FF    | Upper 128 indirect addressing only              |          | 128           | 8 bits R/W   |
|                    | SFR<br>direct addressing                        | _        | _             | 1/8 bits R/W |

# 6.4 Configuration Registers and Data Memory

Please refer to the following Table 4 for the memory map of Configuration Registers and Data Memory.

Table 4 – Memory Map of Configuration Registers and Data Memory

| Byte Address Range | On-chip                            | Off-chip | Size in bytes | Data Access |
|--------------------|------------------------------------|----------|---------------|-------------|
| 0x0000 - 0x00FF    | System Configuration               |          | 256           | 8 bits R/W  |
| 0x0100 - 0x01FF    | Interrupt Controller               |          | 256           | 8 bits R/W  |
| 0x0200 - 0x02FF    | USB Controller                     |          | 256           | 8 bits R/W  |
| 0x0300 - 0x03FF    | Serial Flash Controller            |          | 256           | 8 bits R/W  |
| 0x0400 - 0x04FF    | Endpoint Data Buffer<br>Controller |          | 256           | 8 bits R/W  |
| 0x0500 - 0x05FF    | I <sup>2</sup> S Audio Controller  |          | 256           | 8 bits R/W  |
| 0x0600 - 0x06FF    | I <sup>2</sup> C Controller        |          | 256           | 8 bits R/W  |
| 0x0700 - 0x07FF    | SPDIF Register Set                 |          | 256           | 8 bits R/W  |
| 0x0800 - 0x09FF    | RESERVED                           | RESERVED | 512           | 8 bits R/W  |
| 0x0A00 - 0x0AFF    | CODEC Register Set                 |          | 256           | 8 bits R/W  |
| 0x0B00 - 0x0DFF    | RESERVED                           | RESERVED | 768           | 8 bits R/W  |
| 0x0E00 - 0x0EFF    | GPIO Controller                    |          | 256           | 8 bits R/W  |
| 0x0F00 - 0x0FFF    | RESERVED                           | RESERVED | 256           | 8 bits R/W  |
| 0x1000 - 0x10FF    | UGM                                |          | 256           | 8 bits R/W  |
| 0x1100 - 0x3FFF    | RESERVED                           | RESERVED | 8K            | 8 bits R/W  |
| 0x4000 - 0x47FF    | EP1 Buffer                         |          | 2k            | 8 bits R/W  |
| 0x4800 - 0x4FFF    | EP2 Buffer                         |          | 2k            | 8 bits R/W  |
| 0x5000 - 0xFFFF    | RESERVED                           | RESERVED | 44K           | 8 bits R/W  |

# 7 Audio Capabilities

### 7.1 Multiple Audio Configuration Support

VT1620A integrates two channel audio ADC and two channel audio DAC. VT1620A supports various audio sample rates. Table 5 shows the settings of CONFIG [2:0] that allows VT1620A to be configured for applications of different product categories. Table 6 shows the detailed configuration options of VT1620A.

Table 5 - Settings of CONFIG [2:0] for VT1620A

| Configuration  | CONFIG2 | CONFIG1 | CONFIGO |  |
|----------------|---------|---------|---------|--|
| USB Dongle     | 0       | 0       | 0       |  |
| USB Headset    | 0       | 0       | 1       |  |
| USB Speaker    | 0       | 1       | 0       |  |
| USB Microphone | 0       | 1       | 1       |  |
| USB MicArray   | 1       | 0       | 0       |  |

#### Note:

USB Dongle is the default configuration. For the values not included in the above table, i.e. 101, 110, and 111, VT1620 will be configured as USB Dongle.

Table 6 - VT1620A Configuration Options

|           |                 | USB Dongle<br>2-In/2-Out | USB Headset<br>1-In/2-Out | <b>USB Speaker</b><br>2-Out | USB Mic<br>2-In     | USB<br>Mic-Array<br>2-In/2-Out |
|-----------|-----------------|--------------------------|---------------------------|-----------------------------|---------------------|--------------------------------|
|           | SPDIF           | •                        | N/A                       | N/A                         | N/A                 | N/A                            |
|           | Channel         | Stereo                   | Stereo                    | Stereo                      | N/A                 | Stereo                         |
| •         |                 | 44.1/48k 16 bit          | 44.1/48k 16 bit           | 44.1/48k 16 bit             |                     |                                |
| Playback  | Sample<br>Rate/ | 44.1/48k 24 bit          | 44.1/48k 24 bit           | 44.1/48k 24 bit             |                     | 44.1/48k                       |
|           | Bit<br>Width    | 96k 16 bit<br>96k 24 bit | 96k 16 bit<br>96k 24 bit  | 96k 16 bit<br>96k 24 bit    | N/A                 | 16 bit                         |
|           |                 | 192k 16 bit              | 192k 16 bit               | 192k 16 bit                 |                     |                                |
|           | Channel         | Stereo                   | Mono                      | N/A                         | Stereo              | Stereo                         |
|           | Sample          | 44.1/48k 16 bit          | 44.1/48k 16 bit           |                             |                     |                                |
| Record    | Rate/<br>Bit    | 44.1/48k 24 bit          | 44.1/48k 24 bit           | N/A                         | 44.1k/48k<br>16 bit | 44.1k/48k<br>16 bit            |
|           | Width           | 96k 16 bit<br>96k 24 bit | 96k 16 bit<br>96k 24 bit  |                             |                     |                                |
| A-A Path  |                 | •                        | •                         | N/A                         | N/A                 | N/A                            |
| Mic-Array |                 | N/A                      | N/A                       | N/A                         | N/A                 | •                              |
| HID       |                 | •                        | •                         | •                           | N/A                 | •                              |

#### 7.2 Audio Topologies

The following Figure 3 to

Figure 7 illustrate the audio topologies of VT1620A, including USB dongle, USB headset, USB speaker, USB microphone, and USB Mic-Array.

#### 7.2.1 USB Dongle

VT1620A supports volume control (-40 dB  $\sim$  0 dB) and mute control for speaker output path; MIC boost (+20 dB), volume control (0  $\sim$  30 dB), and mute control for microphone input path; volume control (0  $\sim$  30 dB) and mute control for AA path in the USB dongle application.



Figure 3 - Audio Topology of USB Dongle

#### 7.2.2 USB Headset

The topology of the USB headset is the same as the USB dongle.



Figure 4 - Audio Topology of USB Headset

#### 7.2.3 USB Speaker

VT1620A supports volume control (-40 dB  $\sim$  0 dB) and mute control in the USB speaker application.



Figure 5 - Audio Topology of USB Speaker

#### 7.2.4 USB Microphone

VT1620A supports the volume control (0 dB  $\sim$  30 dB) and mute control functions in the USB microphone application.



Figure 6 – Audio Topology of USB Microphone

#### 7.2.5 USB Mic-Array

VT1620A supports volume control (-40 dB  $\sim$  0 dB), and mute control for the speaker output path; MIC boost (+20 dB), volume control (0  $\sim$  30 dB), and mute control for microphone input path in the USB Mic-Array application.





Figure 7 – Audio Topology of USB Mic-Array

# 7.3 Default Microphone Array Geometry Descriptor

Please refer to the following Table 7 for the register summary information of Microphone Array.

Table 7 – Microphone Array Information

| Offset | Field              | Size        | Value | Description                                                                                                                                                                            |
|--------|--------------------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | guidMicArrayID     | 16<br>bytes |       | A unique ID that marks the beginning of the microphone array information in the                                                                                                        |
| 16     | wDescriptorLength  | 2 bytes     |       | memory.  The length in bytes of the microphone array information, including the GUID and length fields.                                                                                |
| 18     | wVersion           | 2 bytes     | 0100h | The version number of the microphone array specification, followed by this descriptor.                                                                                                 |
| 20     | bmMicArrayType     | 2 bytes     | 0000h | The microphone array type. When the following bits are set to one, it indicates the associated array type: D0: Linear. D1: Planar. D2: 3D. D153: Reserved                              |
| 22     | wWorkVertAngBeg    | 2 bytes     | 0000h | The start of the work volume vertical angle.                                                                                                                                           |
| 24     | wWorkVertAngEnd    | 2 bytes     |       | The end of the work volume vertical angle.                                                                                                                                             |
| 26     | wWorkHorAngBeg     | 2 bytes     |       | The beginning of the work volume horizontal angle.                                                                                                                                     |
| 28     | wWorkHorAngEnd     | 2 bytes     | 2217h | The end of the work volume horizontal angle.                                                                                                                                           |
| 30     | wWorkFreqBandLo    | 2 bytes     | 0050h | The lower bound of the work frequency range.                                                                                                                                           |
| 32     | wWorkFreqBandHi    | 2 bytes     | 1D4Ch | The upper bound of the work frequency range.                                                                                                                                           |
| 34     | wNumberOfMics      | 2 bytes     | 0002h | The number of individual microphone definitions that follow.                                                                                                                           |
| 36     | wMicrophoneType(0) | 2 bytes     | 0000h | A number that uniquely identifies the type of microphone 0: 00: Omni-Directional 01: SubCardioid 02: Cardioid 03: SuperCardioid 04: HyperCardioid 05: 8 Shaped 0F - FF: Vendor defined |
| 38     | wXCoordinate(0)    | 2 bytes     | 0000h | The x-coordinate of microphone 0.                                                                                                                                                      |
| 40     | wYCoordinate(0)    | 2 bytes     | FFCEh | The y-coordinate of microphone 0.                                                                                                                                                      |
| 42     | wZCoordinate(0)    | 2 bytes     | 0000h | The z-coordinate of microphone 0.                                                                                                                                                      |
| 44     | wMicVertAngle(0)   | 2 bytes     | 0000h | The main response axis (MRA) vertical angle of microphone 0.                                                                                                                           |
| 46     | wMicHorAngle(0)    | 2 bytes     | 0000h | The MRA horizontal angle of microphone 0.                                                                                                                                              |
| 48     | wMicType(1)        | 2 bytes     | 0000h | A number that uniquely identifies the type of microphone 1: 00: Omni-Directional 01: SubCardioid 02: Cardioid 03: SuperCardioid 04: HyperCardioid 05: 8 Shaped 0F - FF: Vendor defined |
| 50     | wXCoordinate(1)    | 2 bytes     | 0000h | The x-coordinate of microphone 1.                                                                                                                                                      |
| 52     | wYCoordinate(1)    | 2 bytes     | 0032h | The y-coordinate of microphone 1.                                                                                                                                                      |
| 54     | wZCoordinate(1)    | 2 bytes     | 0000h | The z-coordinate of microphone 1.                                                                                                                                                      |
| 56     | wMicVertAngle(1)   | 2 bytes     | 0000h | The MRA vertical angle of microphone 1.                                                                                                                                                |
| 58     | wMicHorAngle(1)    | 2 bytes     | 0000h | The MRA horizontal angle of microphone 1.                                                                                                                                              |

#### Note:

- 1. The offset and size values are in bytes.
- 2. All angles are expressed in the units of 1/10000 radians. For example, 0.8727 radians is expressed as 8727 (0x2217). The value can range from -31416 to 31416, inclusive.
- 3. X-y-z coordinates are expressed in millimeters. The value can range from 32767 to 32767, inclusive.
- 4. The coordinate system's orientation, axes, and the positive directions of the angles are shown in the following Figure 8.
- 5. Frequency values are expressed in Hz. The range of frequency values is bounded only by the size of the field and assumes that only typical values are used.



Figure 8 – Microphone Array Coordinate System

#### 7.4 Default Manufacturer String

• Default Manufacturer String: VIA Technologies Inc.

#### 7.5 Default Product String

USB Dongle: VIA USB Dongle

USB Headset: VIA USB HeadsetUSB Speaker: VIA USB Speaker

• USB Microphone: VIA USB Microphone

• USB Mic-Array: VIA USB MicArray

#### 7.6 User Customization

The manufacturer can change default VID/PID, manufacturer string, product string, serial number string, and microphone array geometry descriptor (for USB Mic-array configuration only) by an external EERPOM. Table 8 shows the settings of FSEL [1:0] for VT1620A versus EEPROM types. The EEPROM data structure is defined in Table 9.

Table 8 - Settings of FSEL [1:0] for VT1620A versus EEPROM Types

| EEPROM Type                                 | FSEL1 | FSEL0 |
|---------------------------------------------|-------|-------|
| Internal ROM, without EEPROM                | 0     | 0     |
| Internal ROM, with EEPROM of 1-byte address | 0     | 1     |
| Internal ROM, with EEPROM of 2-byte address | 1     | 0     |
| Internal ROM, with EEPROM of 3-byte address | 1     | 1     |

#### Note:

According to the size of EEPROM, the address can be 1 byte, 2 bytes, or 3 bytes. For example, usually the EEPROM of 2k-bit or less uses 1-byte address, and the EEPROM of 1M-bit or more uses 3-byte address.

For the EEPROM of 1-byte address, FSEL=01

For the EEPROM of 2-byte address, FSEL=10

For the EEPROM of 3-byte address, FSEL=11

If no customized information is needed, FSEL should be set to 00.

Table 9 – EEPROM Data Structure

| Byte Index  |   | Description                                                                                                                                                                                            |
|-------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0           |   | Magic Number1: "V", 0x56                                                                                                                                                                               |
| 1           |   | Magic Number2: "T", 0x54                                                                                                                                                                               |
| 2           |   | Total Data Length Low Byte                                                                                                                                                                             |
| 3           |   | Total Data Length High Byte                                                                                                                                                                            |
| 4           |   | Bit [3:0]: System Configuration  Bit [4]:  1 — Support remote wakeup;  0 — Not support remote wakeup  Bit [7:5]: Reserved.                                                                             |
| 5           |   | Reserved                                                                                                                                                                                               |
| VID<br>Info | 6 | If Byte 7 Bit $[7] == 1$ , Byte 6 is the offset Bit $[7:0]$ of VID low byte in EEPROM, and VID high byte is the next byte after VID low byte.<br>If Byte 7 Bit $[7] == 0$ , Byte6 is reserved.         |
|             | 7 | If Byte 5 Bit [7] == 1, Byte 7 Bit [6:0] is the offset Bit [14:8] of VID low byte.  If Byte 5 Bit [7] == 0, Byte 7 Bit [6:0] is reserved.  Bit [7]:  1 — There is VID in EEPROM;  0 — No VID in EEPROM |
| PID<br>Info | 8 | If Byte 9 Bit $[7] == 1$ , Byte 8 is the offset Bit $[7:0]$ of PID low byte in EEPROM, and PID high byte is the next byte after PID low byte.<br>If Byte 9 Bit $[7] == 0$ , Byte 8 is reserved.        |
|             | 9 | If Byte 9 Bit [7] == 1, Byte 9 Bit [6:0] is the offset Bit [14:8] of PID low byte.  If Byte 9 Bit [7] == 0, Byte 9 Bit [6:0] is reserved.  Bit [7]:  1 — There is PID in EEPROM;  0 — No PID in EEPROM |

| Byte Inde         | x          | Description                                                                                                                                                            |
|-------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device<br>String  | 10         | If Byte 11 Bit $[7] == 1$ , Byte 10 is the offset Bit $[7:0]$ of Product string in EEPROM. If Byte 11 Bit $[7] == 0$ , Byte 10 is reserved.                            |
| Info              | 11         | If Byte 11 Bit $[7] == 1$ , Byte 11 Bit $[6:0]$ is the offset Bit $[14:8]$ of Product string. If Byte 11 Bit $[7] == 0$ , Byte 11 Bit $[6:0]$ is reserved. Bit $[7]$ : |
|                   |            | 1 — There is Product string in EEPROM;                                                                                                                                 |
|                   |            | 0 — No Product string                                                                                                                                                  |
|                   | 12         | If Byte 11 Bit [7] == 1, Byte 12 is the length of Product string.  If Byte 11 Bit [7] == 0, Byte 12 is reserved.                                                       |
|                   | 13         | Reserved                                                                                                                                                               |
| Vendor<br>String  | 14         | If Byte 15 Bit $[7] == 1$ , Byte 14 is the offset Bit $[7:0]$ of Manufacturer string.<br>If Byte 15 Bit $[7] == 0$ , Byte 14 is reserved.                              |
| Info              | 15         | If Byte 15 Bit $[7] == 1$ , Byte 15 Bit $[6:0]$ is the offset Bit $[14:8]$ of Manufacturer string.                                                                     |
|                   |            | If Byte 15 Bit [7] == 0, Byte 15 Bit [6:0] is reserved. Bit [7]:                                                                                                       |
|                   |            | 1 — There is Manufacturer string in EEPROM;                                                                                                                            |
|                   |            | 0 — No Manufacturer string                                                                                                                                             |
|                   | 16         | If Byte 15 Bit [7] == 1, Byte 16 is the length of Manufacturer string.  If Byte 15 Bit [7] == 0, Byte 16 is reserved.                                                  |
|                   | 17         | Reserved                                                                                                                                                               |
| SN<br>Info        | 18         | If Byte 19 Bit [7] == 1, Byte 18 is the offset Bit [7:0] of Serial Number.  If Byte 19 Bit [7] == 0, Byte 18 is reserved.                                              |
|                   | 19         | If Byte 19 Bit $[7] == 1$ , Byte 19 Bit $[6:0]$ is the offset Bit $[14:8]$ of Serial Number. If Byte 19 Bit $[7] == 0$ , Byte 19 Bit $[6:0]$ is reserved. Bit $[7]$ :  |
|                   |            | $1\$ There is Serial Number in EEPROM;                                                                                                                                 |
|                   |            | 0 — No Serial Number                                                                                                                                                   |
|                   | 20         | If Byte 19 Bit [7] == 1, Byte 20 is the length of Serial Number.  If Byte 19 Bit [7] == 0, Byte 20 is reserved.                                                        |
|                   | 21         | Reserved                                                                                                                                                               |
| Mic-Array<br>Info | 22         | If Byte 23 Bit [7] == 1, Byte 22 is the offset Bit [7:0] of Microphone Array geometry descriptor.                                                                      |
|                   |            | If Byte 23 Bit [7] == 0, Byte 22 is reserved.                                                                                                                          |
|                   | 23         | If Byte 23 Bit [7] == 1, Byte 23 Bit [6:0] is the offset Bit [14:8] of Microphone Array geometry descriptor.  If Byte 23 Bit [7] == 0, Byte 23 Bit [6:0] is reserved.  |
|                   |            | Bit [7]:                                                                                                                                                               |
|                   |            | 1 — There is Microphone Array geometry descriptor in EEPROM;                                                                                                           |
|                   | -          | 0 — No Microphone Array geometry descriptor                                                                                                                            |
|                   | 24         | If Byte 23 Bit $[7] == 1$ , Byte 24 is the length of Microphone Array geometry descriptor.                                                                             |
|                   |            | If Byte 23 Bit [7] == 0, Byte 24 is reserved.                                                                                                                          |
|                   | 25         | Reserved                                                                                                                                                               |
| Structure         | n          | Register Index Low Byte                                                                                                                                                |
| of<br>Patch       | <u>n+1</u> | Register Index High Byte                                                                                                                                               |
| Register          | <u>n+2</u> | Register Patch State                                                                                                                                                   |
|                   | n+3        | Register Content                                                                                                                                                       |
|                   |            |                                                                                                                                                                        |

C1: 12 pF

**C2**: 12 pF

# 8 Clock and Crystal Networks

#### 8.1 External Clock Source or Crystal Networks

The VT1620A needs one external clock source or crystal networks:

- A 6-MHz clock (or crystal network) provides the fundamental input clock source for the VT1620A. A PLL\_48M module takes this 6-MHz clock input, and generates a 48-MHz clock output which is the root of all VT1620A clocks. In this PLL 48M module, an Oscillator and a PLL are integrated together.
- There are two PLLs (PLL24576 and PLL112896) in the system that utilizes the 24-MHz clock source. They use the 48-MHz clock output from PLL\_48M divided by 2. The purpose of these two PLLs is to provide clock source for the VT1620A Codec related circuitry to generate accurate clocks for all kinds of popular Audio sample rates.
- PLL24576 generates the 245.76-MHz clock output, base on this clock, the bit clock and 128-fs over sampling clock can be generated for 16-kHz, 48-kHz, 96-kHz, 192-kHz sample rate audio recording.
- PLL112896 generates the 112.896-MHz clock output; base on this clock, the bit clock and 128-fs over sampling clock can be generated for the 44.1-kHz sample rate audio recording.
- All the clocks for the rest functional blocks are generated from the 48-MHz clock.
- The VT1620A can also take the 24.576-MHz and 11.2896-MHz clock directly from the external source. However, this is the backup solution in case there is any problem to generate these two clocks internally.

The Strapping Option Bit [3] determines whether the source of the 6-MHz input clock is supplied by an external clock source or by an external crystal network.

When the Strapping Option value is a one, then an external 6-MHz clock source should drive the XI signal pin of the VT1620A, while the XO signal pin of the VT1620A should be left as No Connection. In such case, the built-in OSC in PLL 48M module will be bypassed and stopped.

When the Strapping Option value is a zero, then the following external 6-MHz crystal network is recommended to provide the 6-MHz clock source for the VT1620A:



Figure 9 - VT1620A Clock and Crystal Networks

# 8.2 Internal Clock Generation

The following Figure 10 illustrates the clocks generated in the system.

The divisors A to I are all even number clock divisors. They are software programmable. Together with the clock gating control units, VT1620A clock generator module provides FW with methods to fully control each clock and thus enable flexible system support for different applications.



Figure 10 - VT1620A Clock Generator

# 8.3 Clock Divisor Settings

Refer to the following Table 10 for VT1620A clock divisor settings.

Table 10 – Clock Divisor Settings

| Divisor | Clock Division Range | Adaptive Clock | Default Setting | Default Clock Frequency |
|---------|----------------------|----------------|-----------------|-------------------------|
| Α       | 1, 2, 4, 6, 62       | No             | 4               | 12 MHz                  |
| В       | 1, 2, 4, 6, 62       | No             | 48              | 1 MHz                   |
| С       | 1, 2, 4, 6, 510      | No             | 256             | 3.9 kHz                 |
| D       | 1, 2, 4, 6, 62       | No             | 8               | 6 MHz                   |
| E       | 5, 10, 20, 30, 310   | Yes            | 10              | 24.576 MHz              |
| F       | 1, 2, 4, 6, 62       | No             | 4               | 6.144 MHz               |
| G       | 5, 10, 20, 30, 310   | No             | 10              | 24.576 MHz              |
| Н       | 1, 2, 4, 6, 62       | No             | 2               | 12.288 MHz              |
| I       | 5,10,20,30,310       | No             | 8               | 3.072 MHz               |
| J       | 8                    | Yes            | 8               | 48 MHz                  |
| K       | 250                  | No             | 250             | 48 kHz                  |
| L       | 10                   | No             | 10              | 12.288 MHz              |
| М       | 1, 2, 4, 6, 62       | No             | 2               | 12.288 MHz              |

# 9 Electrical Specification

# 9.1 Absolute Maximum Ratings

| Condition                           | MIN        | MAX          |
|-------------------------------------|------------|--------------|
| Supply Voltage AVDD50, DVDD50.      | -0.3 V     | 6V           |
| Voltage Range Analog Input          | AGND-0.3 V | AVDD + 0.3 V |
| Operating Temperature Range ,TA     | -25 °C     | +85 °C       |
| Storage Temperature after Soldering | 0 °C       | +125 °C      |
| ESD (HBM)                           | 2 kV       |              |

# 9.2 Recommended Operating Conditions

| Parameter                   | Symbol                 | MIN  | NOM | MAX  | Unit |
|-----------------------------|------------------------|------|-----|------|------|
| Analog Supply Voltage       | AVDD50.                | 4.4  | 5   | 5.25 | V    |
| Digital Supply Voltage      | DVDD50                 | 4.4  | 5   | 5.25 | V    |
| Analog Supply Voltage       | AVDD, HPVDD,<br>DVDD33 | 3.13 | 3.3 | 3.47 | V    |
| Digital Supply Voltage      | DVDD20                 | 1.9  | 2.0 | 2.1  | V    |
| Operating Temperature Range | TA                     | 0    | 25  | 85   | °C   |

### 9.3 Electrical Parameters

| Parameter                                         | Symbol | Test Conditions                                 | MIN | TYP | MAX | Unit  |
|---------------------------------------------------|--------|-------------------------------------------------|-----|-----|-----|-------|
| Analog Inputs (MIC INPUT1, MIC INPUT2, to ADC out |        |                                                 |     |     |     |       |
| Full Scale Input<br>Signal Level                  | VINFS  | AVDD=HPVDD = 3.3V                               |     | 1.0 |     | V rms |
| (for ADC 0 dB Input at 0 dB Gain)                 |        |                                                 |     |     |     |       |
| Input Resistance                                  |        | MIC INPUT1 to<br>ADC, MIC BOOST<br>Gain = 0 dB  |     | 55  |     | kΩ    |
|                                                   |        | MIC INPUT1 to<br>ADC, MICBOOST<br>Gain = +30 dB |     | 3.4 |     |       |
| Input Capacitance                                 |        |                                                 |     | 10  |     | pF    |
| Signal to Noise Ratio (A-weighted)                | SNR    | AVDD=HPVDD = 3.3 V                              |     | 90  | 92  | dB    |
| Dynamic Range                                     |        | -60 dBFs                                        |     | 90  | 92  | dB    |
| Total Harmonic<br>Distortion                      | THD    | -1 dBFs Input,<br>AVDD=HPVDD =<br>3.3V          |     | -80 |     | dB    |
| ADC Channel<br>Separation                         |        | 1 kHz Signal                                    |     | 94  |     | dB    |

| Parameter                             | Symbol      | Test Conditions                                         | MIN            | TYP            | MAX        | Unit   |
|---------------------------------------|-------------|---------------------------------------------------------|----------------|----------------|------------|--------|
| Analog In to Analog                   | Outputs (L0 | OUT, ROUT)                                              |                |                |            |        |
| 0 dB Full Scale<br>Output Voltage     |             |                                                         |                | HPVDD/<br>3.3  |            | Vrms   |
| Mute Attenuation                      |             | 1 kHz, Full Scale<br>Signal                             |                | 96             |            | dB     |
| Channel Separation                    |             | Analog in<br>to Analog out                              |                | 100            |            | dB     |
| Signal to Noise Ratio<br>(A-weighted) | SNR         | AVDD=HPVDD = 3.3 V                                      |                | 97             |            | dB     |
| Total Harmonic<br>Distortion          | THD         | AVDD=HPVDD = 3.3V                                       |                | -91            |            | dB     |
| DAC to Line-Out (L/                   | ROUT with 1 | 10 k~ / 50 pF Load                                      | d)             |                |            |        |
| Signal to Noise Ratio (A-weighted)    | SNR         | AVDD=HPVDD = 3.3 V                                      |                | 95             |            | dB     |
| Total Harmonic<br>Distortion          | THD         | AVDD=HPVDD = 3.3 V                                      | 55             | -85            |            | dB     |
| Channel Separation                    |             | 10 kHz Signal                                           |                | 93             |            | dB     |
| DAC to Headphone C                    | Output (LOU | T/ROUT, Using Ca                                        | pacitors)      |                |            |        |
| Output Power per<br>Channel           | PO          | Output power is hi                                      | ghly correl    | ated with T    | HD.        |        |
| Total Harmonic plus<br>Noise          | THD+N       | HPVDD=3.3 V,<br>RL=32~,                                 |                | -85            |            |        |
|                                       |             | -3 dBFS Input<br>(FS=515 mV)                            |                |                |            |        |
|                                       |             | HPVDD=3.3 V,<br>RL=16~,<br>-3 dBFS Input<br>(FS=334 mV) |                | -82            |            | •      |
| Signal to Noise Ratio (A-weighted)    | SNR         | HPVDD = 3.3 V                                           |                | 95             |            | dB     |
| Channel Separation                    |             | 10 kHz Signal                                           |                | 66             |            | dB     |
| Analogue Reference Le                 | evels       |                                                         |                |                |            |        |
| USB Bus Power                         | VBUS        |                                                         | 4.4            | 5              | 5.25       | V      |
| Middle Rail Reference<br>Voltage      | VMID        |                                                         | -3%            | AVDD/H<br>PVDD | +3%        | V      |
| Buffered Reference<br>Voltage         | VREF        |                                                         | -3%            | AVDD/H<br>PVDD | +3%        | V      |
| Microphone Bias                       |             |                                                         |                |                |            |        |
| Bias Voltage                          | VMICBIAS    | 3 mA Load<br>Current                                    | -5%            | 0.9×AV<br>DD   | + 5%       | V      |
| Bias Current Source                   | IMICBIAS    |                                                         |                |                | 3          | mA     |
| Output Noise Voltage                  | Vn          | 1 k to 20 kHz                                           |                | 15             |            | nV/∼Hz |
| Digital Input / Output                |             |                                                         |                |                |            |        |
| Input HIGH Level                      | VIH         |                                                         | 0.7×DV<br>DD33 |                |            | V      |
| Input LOW Level                       | VIL         |                                                         |                |                | 0.3×DVDD33 | V      |
| Output HIGH Level                     | VOH         | IOL=1 mA                                                | 0.9×DV<br>DD33 |                |            | V      |
| Output LOW Level                      | VOL         | IOH-1 mA                                                |                |                | 0.1×DVDD33 | V      |

# 10 Mechanical Specification



Figure 11 - VT1620A LQFP-48 Package (7 mm×7 mm)

Copyright © 2009-2010 VIA Technologies Incorporated. All Rights Reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Technologies Incorporated. The material in this document is for information only and is subject to change without notice. VIA Technologies Incorporated reserves the right to make changes in the product design without reservation and without notice to its users.

All trademarks are the properties of their respective owners.

No license is granted, implied or otherwise, under any patent or patent rights of VIA Technologies, Inc. VIA Technologies makes no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided by this document is believed to be accurate and reliable as of the publication date of this document. However, VIA Technologies assumes no responsibility for any errors in this document. Furthermore, VIA Technologies assumes no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change.

VIA Technologies Incorporated Taiwan Office: 1st Floor, No. 531 Chung-Cheng Road, Hsin-Tien

Taipei, Taiwan

Tel (886-2) 2218-5452 Fax (886-2) 2218-5453 URL http://www.via.com.tw VIA Technologies Incorporated USA Office: 940 Mission Court Fremont, CA 94539 USA

Tel (510) 683-3300

Fax (510) 683-3301 or (510) 687-4654

URL <a href="http://www.viatech.com">http://www.viatech.com</a>