Distributed by:



# www.Jameco.com + 1-800-831-4242

The content and copyrights of the attached material are the property of its owner.



# 8251A PROGRAMMABLE COMMUNICATION INTERFACE

- Synchronous and Asynchronous Operation
- Synchronous 5-8 Bit Characters; Internal or External Character Synchronization; Automatic Sync Insertion
- Asynchronous 5-8 Bit Characters;
   Clock Rate—1, 16 or 64 Times Baud
   Rate; Break Character Generation; 1,
   1½, or 2 Stop Bits; False Start Bit
   Detection; Automatic Break Detect and Handling
- Synchronous Baud Rate—DC to 64K Baud

- Asynchronous Baud Rate—DC to 19.2K Baud
- Full-Duplex, Double-Buffered Transmitter and Receiver
- Error Detection—Parity, Overrun and Framing
- Compatible with an Extended Range of intel Microprocessors
- m 28-Pin DIP Package
- All Inputs and Outputs are TTL Compatible
- Available in EXPRESS and Military Versions

The Intel® 8251A is the industry standard Universal Synchronous/Asynchronous Receiver/Transmitter (USART), designed for data communications with Intel's microprocessor families such as MCS-48, 80, 85, and iAPX-86, 88. The 8251A is used as a peripheral device and is programmed by the CPU to operate using virtually any serial data transmission technique presently in use (including IBM "bi-sync"). The USART accepts data characters from the CPU in parallel format and then converts them into a continuous serial data stream for transmission. Simultaneously, it can receive serial data streams and convert them into parallel data characters for the CPU. The USART will signal the CPU whenever it can accept a new character for transmission or whenever it has received a character for the CPU. The CPU can read the complete status of the USART at any time. These include data transmission errors and control signals such as SYNDET, TxEMPTY. The chip is fabricated using Intel's high performance HMOS technology.



Figure 1. Block Diagram



Figure 2. Pin Configuration



#### FEATURES AND ENHANCEMENTS

The 8251A is an advanced design of the industry standard USART, the Intel® 8251. The 8251A operates with an extended range of Intel microprocessors and maintains compatibility with the 8251. Familiarization time is minimal because of compatibility and involves only knowing the additional features and enhancements, and reviewing the AC and DC specifications of the 8251A.

The 8251A incorporates all the key features of the 8251 and has the following additional features and enhancements:

- 8251A has double-buffered data paths with separate I/O registers for control, status, Data In, and Data Out, which considerably simplifies control programming and minimizes CPU overhead.
- In asynchronous operations, the Receiver detects and handles "break" automatically, relieving the CPU of this task.
- A refined Rx initialization prevents the Receiver from starting when in "break" state, preventing unwanted interrupts from a disconnected USART.
- At the conclusion of a transmission, TxD line will always return to the marking state unless SBRK is programmed.
- Tx Enable logic enhancement prevents a Tx Disable command from halting transmission until all data previously written has been transmitted. The logic also prevents the transmitter from turning off in the middle of a word.
- When External Sync Detect is programmed, Internal Sync Detect is disabled, and an External Sync Detect status is provided via a flip-flop which clears itself upon a status read.
- Possibility of false sync detect is minimized by ensuring that if double character sync is programmed, the characters be contiguously detected and also by clearing the Rx register to all ones whenever Enter Hunt command is issued in Sync mode.
- As long as the 8251A is not selected, the RD and WR do not affect the internal operation of the device.
- The 8251A Status can be read at any time but the status update will be inhibited during status read.
- The 8251A is free from extraneous glitches and has enhanced AC and DC characteristics, providing higher speed and better operating margins.
- Synchronous Baud rate from DC to 64K.

#### **FUNCTIONAL DESCRIPTION**

#### General

The 8251A is a Universal Synchronous/Asynchronous Receiver/Transmitter designed for a wide range of Intel-microcomputers such as 8048, 8080, 8085, 8086 and 8088. Like other I/O devices in a microcomputer system, its functional configuration is programmed by the system's software for maximum flexibility. The 8251A can support most serial data techniques in use, including IBM "bi-sync".

In a communication environment an interface device must convert parallel format system data into serial format for transmission and convert incoming serial format data into parallel system data for reception. The interface device must also delete or insert bits or characters that are functionally unique to the communication technique. In essence, the interface should appear "transparent" to the CPU, a simple input or output of byte-oriented system data.

#### **Data Bus Buffer**

This 3-state bidirectional, 8-bit buffer is used to interface the 8251A to the system Data Bus. Data is transmitted or received by the buffer upon execution of INput or OUTput instructions of the CPU. Control words, Command words and Status information are also transferred through the Data Bus Buffer. The Command Status, Data-In and Data-Out registers are separate, 8-bit registers communicating with the system bus through the Data Bus Buffer.

This functional block accepts inputs from the system Control bus and generates control signals for overall device operation. It contains the Control Word Register and Command Word Register that store the various control formats for the device functional definition.

# RESET (Reset)

A "high" on this input forces the 8251A into an "Idle" mode. The device will remain at "Idle" until a new set of control words is written into the 8251A to program its functional definition. Minimum RESET pulse width is 6  $t_{CY}$  (clock must be running).

A command reset operation also puts the device into the "Idle" state.



## **DETAILED OPERATION DESCRIPTION**

#### General

The complete functional definition of the 8251A is programmed by the system's software. A set of control words must be sent out by the CPU to initialize the 8251A to support the desired communications format. These control words will program the: BAUD RATE, CHARACTER LENGTH, NUMBER OF STOP BITS, SYNCHRONOUS or ASYNCHRONOUS OPERATION, EVEN/ODD/OFF PARITY, etc. In the Synchronous Mode, options are also provided to select either internal or external character synchronization.

Once programmed, the 8251A is ready to perform its communication functions. The TxRDY output is raised "high" to signal the CPU that the 8251A is ready to receive a data character from the CPU. This output (TxRDY) is reset automatically when the CPU writes a character into the 8251A. On the other hand, the 8251A receives serial data from the MODEM or I/O device. Upon receiving an entire character, the RxRDY output is raised "high" to signal the CPU that the 8251A has a complete character ready for the CPU to fetch. RxRDY is reset automatically upon the CPU data read operation.

The 8251A cannot begin transmission until the Tx Enable (Transmitter Enable) bit is set in the Command Instruction and it has received a Clear To Send (CTS) input. The TxD output will be held in the marking state upon Reset.



\*The second sync character is skipped if mode instruction has programmed the 8251A to single character sync mode. Both sync characters are skipped if mode instruction has programmed the 8251A to async mode.

Figure 7. Typical Data Block

# **Programming the 8251A**

Prior to starting data transmission or reception, the 8251A must be loaded with a set of control words generated by the CPU. These control signals define the complete functional definition of the 8251A and must immediately follow a Reset operation (internal or external).

The control words are split into two formats:

- 1. Mode Instruction
- 2. Command Instruction

## **Mode Instruction**

This instruction defines the general operational characteristics of the 8251A. It must follow a Reset operation (internal or external). Once the Mode Instruction has been written into the 8251A by the CPU, SYNC characters or Command Instructions may be written.

#### Command instruction

This instruction defines a word that is used to control the actual operation of the 8251A.

Both the Mode and Command Instructions must conform to a specified sequence for proper device operation (see Figure 7). The Mode Instruction must be written immediately following a Reset operation, prior to using the 8251A for data communication.

All control words written into the 8251A after the Mode Instruction will load the Command Instruction Command Instructions can be written into the 8251A at any time in the data block during the operation of the 8251A. To return to the Mode Instruction format, the master Reset bit in the Command Instruction word can be set to initiate an internal Reset operation which automatically places the 8251A back into the Mode Instruction format. Command Instructions must follow the Mode Instruction or Sync characters

#### **Mode Instruction Definition**

The 8251A can be used for either Asynchronous or Synchronous data communication. To understand how the Mode Instruction defines the functional operation of the 8251A, the designer can best view the device as two separate components, one Asynchronous and the other Synchronous, sharing the same package. The format definition can be changed only after a master chip Reset. For explanation purposes the two formats will be isolated.



Data is sampled into the 8251A on the rising edge of RxC.

#### NOTE:

in most communication systems, the 8251A will be handling both the transmission and reception operations of a single link. Consequently, the Receive and Transmit Baud Rates will be the same. Both TxC and RxC will require identical frequencies for this operation and can be tied together and connected to a single frequency source (Baud Rate Generator) to simplify the interface.

# SYNDET (SYNC Detect/ BRKDET Break Detect)

This pin is used in Synchronous Mode for SYNDET and may be used as either input or output, programmable through the Control Word. It is reset to output mode low upon RESET. When used as an output (internal Sync mode), the SYNDET pin will go "high" to indicate that the 8251A has located the SYNC

character in the Receive mode. If the 8251A is programmed to use double Sync characters (bi-sync), then SYNDET will go "high" in the middle of the last bit of the second Sync character. SYNDET is automatically reset upon a Status Read operation.

When used as an input (external SYNC detect mode), a positive going signal will cause the 8251A to start assembling data characters on the rising edge of the next RXC. Once in SYNC, the "high" input signal can be removed. When External SYNC Detect is programmed, Internal SYNC Detect is disabled.

# BREAK (Async Mode Only)

This output will go high whenever the receiver remains low through two consecutive stop bit sequences (including the start bits, data bits, and parity bits). Break Detect may also be read as a Status bit. It is reset only upon a master chip Reset or Rx Data returning to a "one" state.



Figure 8. 8251A interface to 8080 Standard System Bus



## **ABSOLUTE MAXIMUM RATINGS\***

| Ambient Temperature Under Bias 0°C to 70°C |
|--------------------------------------------|
| Storage Temperature65°C to +150°C          |
| Voltage on Any Pin                         |
| with Respect to Ground0.5V to +7V          |
| Power Dissipation                          |

\*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# D.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5.0V \pm 10\%$ , GND = $0V^{\circ}$

| Symbol          | Parameter            | Min  | Max  | Unit | Test Conditions             |
|-----------------|----------------------|------|------|------|-----------------------------|
| VIL             | Input Low Voltage    | -0.5 | 0.8  | ٧    |                             |
| VIH             | Input High Voltage   | 2.0  | Vcc  | ٧    |                             |
| VOL             | Output Low Voltage   |      | 0.45 | ٧    | I <sub>OL</sub> = 2.2 mA    |
| VOH             | Output High Voltage  | 2.4  |      | . V  | $i_{OH} = -400 \mu\text{A}$ |
| OFL             | Output Float Leakage |      | ±10  | μΑ   | $V_{OUT} = V_{CC}$ to 0.45V |
| I <sub>IL</sub> | Input Leakage        |      | ±10  | μА   | $V_{IN} = V_{CC}$ to 0.45V  |
| Icc             | Power Supply Current |      | 100  | ma   | All Outputs = High          |

# CAPACITANCE TA = 25°C, VCC = GND = 0V

| Symbol           | Parameter         | Min | Max | Unit | Test Conditions                 |
|------------------|-------------------|-----|-----|------|---------------------------------|
| CiN              | Input Capacitance |     | 10  | pF   | fc = 1 MHz                      |
| C <sub>1/O</sub> | I/O Capacitance   |     | 20  | pF   | Unmeasured pins returned to GND |

# A.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5.0 \% \pm 10\%$ , GND = $0V^{\circ}$

## **Bus Parameters** (Note 1)

#### **READ CYCLE**

| Symbol          | Parameter                            | Min | Max | Unit | Test Conditions            |
|-----------------|--------------------------------------|-----|-----|------|----------------------------|
| tAR             | Address Stable Before READ (CS, C/D) | 0   |     | ns   | (Note 2)                   |
| t <sub>RA</sub> | Address Hold Time for READ (CS, C/D) | 0   |     | ns   | (Note 2)                   |
| tan             | READ Pulse Width                     | 250 |     | ns   |                            |
| t <sub>RD</sub> | Data Delay from READ                 |     | 200 | ns   | 3, C <sub>L</sub> = 150 pF |
| toF             | READ to Data Floating                | 10  | 100 | ns   | (Note 1, 9)                |

#### WRITE CYCLE

| Symbol          | Parameter                    | Min | Max | Unit | Test Conditions |
|-----------------|------------------------------|-----|-----|------|-----------------|
| t <sub>AW</sub> | Address Stable Before WRITE  | 0   |     | ns   |                 |
| t <sub>WA</sub> | Address Hold Tims for WRITE  | 0   |     | ns   |                 |
| tww             | WRITE Pulse Width            | 250 |     | ns   |                 |
| tow             | Data Set-Up Time for WRITE   | 150 |     | ns   |                 |
| t <sub>WD</sub> | Data Hold Time for WRITE     | 20  |     | ns   |                 |
| t <sub>RV</sub> | Recovery Time Between WRITES | 6   |     | tcy  | (Note 4)        |

# A.C. CHARACTERISTICS (Continued)

# OTHER TIMINGS

| Symbol                              | Parameter                                                                  | Min                | Max                  | Unit              | Test Condi  |
|-------------------------------------|----------------------------------------------------------------------------|--------------------|----------------------|-------------------|-------------|
| tcy                                 | Clock Period                                                               | 320                | 1350                 | na                | (Note 5, 6) |
| tφ                                  | Clock High Pulse Width                                                     | 120                | t <sub>CY</sub> -90  | กร                |             |
| $\overline{\mathfrak{t}_{m{\phi}}}$ | Clock Low Pulse Width                                                      | 90                 |                      | ns                |             |
| te, te                              | Clock Rise and Fall Time                                                   | 1                  | 20                   | ns                | <del></del> |
| t <sub>DTx</sub>                    | TxD Delay from Falling Edge of TxC                                         |                    | 1                    | μs                |             |
| f <sub>Tx</sub>                     | Transmitter Input Clock Frequency 1x Baud Rate 16x Baud Rate 64x Baud Rate | DC<br>DC<br>DC     | 64<br>310<br>615     | kHz<br>kHz<br>kHz |             |
| t <sub>TPW</sub>                    | Transmitter Input Clock Pulse Width 1x Baud Rate 16x and 64x Baud Rate     | 12                 |                      | t <sub>CY</sub>   |             |
| <sup>t</sup> TPD                    | Transmitter Input Clock Pulse Delay 1x Baud Rate 16x and 64x Baud Rate     | 15<br>3            |                      | tcy<br>tcy        |             |
| f <sub>Hx</sub>                     | Receiver Input Clock Frequency 1x Baud Rate 16x Baud Rate 64x Baud Rate    | DC<br>DC<br>DC     | 64<br>310<br>615     | kHz<br>kHz<br>kHz |             |
| <sup>t</sup> RPW                    | Receiver Input Clock Pulse Width 1x Baud Rate 16x and 64x Baud Rate        | 12                 |                      | t <sub>CY</sub>   |             |
| <sup>t</sup> RPD                    | Receiver Input Clock Pulse Delay 1x Baud Rate 16x and 64x Baud Rate        | 15<br>3            |                      | tcy<br>tcy        |             |
| t <sub>Tx</sub> RDY                 | TxRDY Pin Delay from Center of Last Bit                                    |                    | 14                   | tcy               | (Note 7)    |
| txrdy clear                         | TxRDY ↓ from Leading Edge of WR                                            |                    | 400                  | ns                | (Note 7)    |
| t <sub>RXRDY</sub>                  | RxRDY Pin Delay from Center of Last Bit                                    |                    | 26                   | tcy               | (Note 7)    |
| RXRDY CLEAR                         | RxRDY ↓ from Leading Edge of RD                                            |                    | 400                  | ns                | (Note 7)    |
| tis                                 | Internal SYNDET Delay from Rising Edge of RxC                              |                    | 26                   | tcy               | (Note 7)    |
| tes                                 | External SYNDET Set-Up Time After Rising Edge of RxC                       | 16 t <sub>CY</sub> | t <sub>RPD-tCY</sub> | ns                | (Note 7)    |
| t <sub>TX</sub> EMPTY               | TxEMPTY Delay from Center of Last Bit                                      |                    | 20                   | tcy               | (Note 7)    |
| twc                                 | Control Delay from Rising Edge of WRITE (TxEn, DTR, RTS)                   |                    | 8                    | tcy               | (Note 7)    |
| CR                                  | Control to READ Set-Up Time (DSR, CTS)                                     | 20                 |                      | tcy               | (Note 7)    |

<sup>&#</sup>x27;NOTE

For Extended Temperature EXPRESS, use MiL 8251A electrical parameters.