## Final Project VERIFICATION TEST PLAN

Fundamentals of Pre-Silicon Validation || Spring -2024

# Project Name: **Asynchronous FIFO**

## Team-14

| Sandeep Reddy Lingala    | (988094614) |  |
|--------------------------|-------------|--|
| Sai Kumar Reddy Pulagam  | (984110186) |  |
| Ganesh Kumar Sanke       | (947941776) |  |
| Reshwanth Sri Sai Sesham | (964563316) |  |

## Implementation and Verification of Asynchronous FIFO 1.

## **Block Diagram**



## 2. Design Description

To properly transfer data from one asynchronous clock domain to another, FIFO is frequently utilized. When data values are put into a FIFO buffer from one clock domain and read from the same FIFO buffer from another clock domain, an asynchronous FIFO design is used, meaning that the two clock domains operate independently of one another.

Always pointing to the next word to be written is the write pointer. The write pointer increases and the empty flag is cleared as soon as the first piece of data is written to the FIFO. There is always a current FIFO word to be read when the read pointer is pointed to.

When there are equal read and write pointers, the FIFO is empty. The FIFO is empty when the read and write pointers are both equal.

## 3. FIFO Depth Calculation:

Double the frequency of write and half of the read

Sender Clock Frequency = 250MHz

Number of idle cycles between two successive writes = 1

Receiver Clock Frequency = 100MHz

Number of idle cycles between two successive reads = 3

Write Burst = 200

Sender Clock Frequency > Receiver Clock Frequency

The number of idle cycles between two successive writes is 1 clock cycle, which means after writing one data, write module is waiting for 1 clock cycles to initiate the next write, meaning every 2 clock cycles one data is written.

The number of idle cycles between two successive reads is 3 clock cycles, which means after reading one data, read module is waiting for 4 clock cycles to initiate next read, meaning every 4 clock cycles on data is read.

Time required to write one data item = 2 \* (1/250 MHz) = 8 ns.

Time required to write the data in the burst = 1600ns.

Time required to read one data item = 4 \* (1/100MHz) = 40ns

So, for every 40ns read module is going to read one data item in the burst.

No of data items can be read in a period of 1600 ns = (1600/40) = 40 items. Remaining no of

bytes to be stored in the FIFO = 200 - 40 = 160

## 4. Verification Levels:

**Designer-Level Verification:** Designer-Level Verification involves testing of individual modules to ensure functionality aligns with design specifications, focusing on interfaces, functionalities, and boundary conditions. This process is typically conducted using simulation tools to verify module performance.

**Unit-Level Verification:** Unit-level verification tests the integration of modules within a subsystem, ensuring intended interactions and functionality. It validates communication protocols, data flow, and signal integrity to detect interface mismatches and ensure seamless integration into larger systems.

**Sub-Functional Block Verification:** Sub-functional block verification assesses larger blocks or subsystems, confirming their intended functionality and interactions within the system. It entails testing complex functionalities like state machines and data paths, ensuring seamless integration and cohesion among system components. This verification level detects integration issues and assures proper interaction between blocks, fostering system-wide functionality.

**System-Level Verification:** System-level verification evaluates the entire system or SoC against design requirements, validating functionalities like performance, power consumption, and reliability through real-world simulations. It also encompasses testing interactions with external components and interfaces, ensuring seamless integration and functionality across various scenarios.

**Integration and Regression Testing:** Integration testing verifies seamless integration of system components, while regression testing reassesses functionalities post-design changes. These tests detect integration issues and regressions, ensuring system stability and functionality amid design evolution.

## 5. Software and Hardware Tools

Ouesta sim.

Notepad++

EDA Play Ground. Git hub

## 6. Verification Strategy:

white box testing: Design under verification is because it ensures all the parts of the design are tested but it is time consuming process and we know the inputs of the design.

**Black Box Testing:** It enables faster testing and better simulation of real world scenarios but it lacks the technical insights.

**Gray Box Testing:** It provides early detection of inputs and Improved accuracy but it is time consuming and has some security concerns.

## 7. Functions to be Verified.

- Data addition to the FIFO involves consecutive writes until the wr\_ptr reaches the tail position.
- When wr\_ptr reaches the tail, `full is asserted, indicating that the FIFO cannot accept additional data.
- The initial position of wr\_ptr is at the head of the FIFO, and upon writing data, it increments and points to the next location.
- If wr\_rst is asserted, wr\_ptr resets to the head position, allowing whatever data present will be cleared and data to be written again from the initial position.
- The FIFO operates asynchronously, ensuring proper synchronization and seamless write and read operations without discrepancies.
- If rd ptr is at the head position, empty is asserted, indicating that the FIFO is empty.
- Concurrent read and write operations are supported, maintaining data integrity during simultaneous access.
- Read operations are performed on previously written data, with rd\_ptr pointing to the next data item to be read.

- If wr\_rst is asserted, wr\_ptr resets to the initial position by clearing the data in the FIFO, allowing new read operations.
- Description of each function and why it will not be verified.

#### **Critical functions:**

Write clock domain crossing: Ensuring data integrity when transferring data between clock domains.

**Data synchronization**: Proper synchronization of data between the write and read sides.

**Empty and full detection**: Accurate detection of FIFO empty and full states.

## 8. Test Environment:



#### Scoreboard:

- The verification process compares expected and actual outputs to ensure the correctness of the Design Under Test (DUT) based on predefined scenarios.
- Utilizes data from the monitor to assess observed DUT outputs against expected values, generating pass/fail results.

• Tracks test case progress, manages results, and flags discrepancies for debugging to maintain test integrity.

Monitor

- During simulation, the observer monitors inputs and outputs of the DUT, capturing signals and data transactions.
- It focuses on specific signals or interfaces, logging input/output transactions for analysis and debugging purposes.
- The observer acts as a data collector for the scoreboard, providing real-time visibility into DUT behavior and interactions with the test environment.

#### **Driver**

- Converts high-level test scenarios into low-level signal-level details for the DUT.
- Manages the interface between the testbench environment and the DUT, ensuring proper communication.
- Drives stimulus to the DUT based on translated signals and manages protocol-specific details for efficient test case execution. **Generator**
- Develops test scenarios and sequences from defined test cases, ensuring comprehensive coverage of DUT functionality.
- Generates stimulus to test various aspects of the DUT, including operational modes and corner cases, enhancing test coverage.
- Customizes test sequences to stress specific functionalities or features, automating scenario creation to streamline testing and improve efficiency.

**Coverage** • Monitors signal and state coverage during simulation, tracking their usage and transitions.

- Evaluates test suite effectiveness by generating coverage reports detailing exercised functionalities.
- Identifies uncovered areas in the DUT's design, guiding refinement of test scenarios to improve coverage and effectiveness.

The test will instantiate an environment object and configure it accordingly. The Testbench top module orchestrates the test environment, handling clock generation (using clocking blocks), reset generation (through driver class), and interface connectivity. Together, these components manage data exchange, randomize input generation for declared rand or randomize inputs (e.g., in Asynchronous FIFO), facilitate data transfer, and analyze results.

#### **Test Scenarios**

- Generate transactions with different values for each bit of wr data.
- Ensure that each bin for wrdata\_bit0 through wrdata\_bit7 is hit.
- Generate transactions with different values for wr\_rstn.

- Ensure that each bin for wr rstn is hit.
- Generate transactions with different values for rd rstn.
- Ensure that each bin for rd rstn is hit.
- Generate transactions to fill the FIFO.
- Ensure that both bins for wr full bin are hit.
- Generate transactions to empty the FIFO.
- Ensure that both bins for rd empty bin is hit.

## 9. Coverage Requirements

## **Code Coverage**

Code coverage goals are specific targets set to measure the extent to which the source code of a software or hardware design has been exercised during testing. These goals help ensure thorough verification of the design and identify areas of the code that require additional testing or refinement. Here are key aspects to consider when defining code coverage goals:

## 1. Statement Coverage:

- Achieve 100% statement coverage.
- Ensure every line of code in the DUT is executed at least once during testing.
- Detect syntax errors, uninitialized variables, and dead code that could impact system behavior.
- 2. Branch Coverage: Target high branch coverage (>90%).
  - Verify that all decision branches (e.g., if-else statements) are exercised.
  - Ensure all possible outcomes of conditional statements are thoroughly tested.

## 3. Condition Coverage:

- Aim for high condition coverage (>90%).
- Evaluate all Boolean conditions within expressions (e.g., &&, ||) to ensure they evaluate
- to both true and false during testing.
- Identify issues related to logical operators and complex conditions.

#### 4. Path Coverage:

- Achieve high path coverage (>90%).
- Exercise all possible paths through the code, including loops and nested conditionals. Provide a comprehensive understanding of the code's behavior and identify complex

- program flow issues.
- 5. Function and Interface Coverage:
  - Validate all functions and interface transactions.
  - Confirm that each function is called, and each interface is exercised as per
  - specifications.
  - Ensure correct behavior and interaction of different components within the DUT.
- 6. Error Handling Coverage:
  - Achieve coverage of error-handling paths.
  - Test how the DUT handles unexpected or error-prone scenarios.
  - Validate robustness and reliability in error management.
- 7. Critical Code Path Testing: Focus testing efforts on critical code paths and functionalities.
  - Mitigate risks and ensure system stability by thoroughly testing essential functionalities.
  - Prioritize testing of code that significantly impacts system behavior and performance.
- 8. Continuous Improvement:
  - Implement iterative improvements to achieve higher coverage goals.
  - Regularly monitor coverage metrics and adjust testing strategies based on feedback and
  - analysis.
  - Enhance overall test coverage and validation effectiveness over time.

By setting clear and measurable code coverage goals aligned with project objectives and priorities, verification teams can effectively plan, execute, and assess testing efforts to ensure comprehensive validation of the design's functionality, reliability, and adherence to industry standards. Code coverage goals play a crucial role in improving software quality, reducing defects, and enhancing the reliability of software and hardware systems.

## **Functional Coverage**

Functional coverage goals define specific objectives to ensure that critical functionalities and use-case scenarios of a software or hardware design are thoroughly tested during verification. Functional coverage aims to validate that the design meets functional requirements and behaves as expected under various conditions. Here are key aspects to consider when defining functional coverage goals:

- 1. Interface Coverage:
  - Achieve coverage of all interface transactions and interactions.
  - Verify that each interface is exercised with valid and boundary value transactions. Ensure correct data exchange and communication between different design components.
- 2. State Coverage (Finite State Machines):

- Achieve coverage of all states and state transitions in finite state machines (FSMs).
- Validate the behavior of the design under different states and transitions.
- Ensure proper functioning and synchronization of state-dependent operations.

## 3. Protocol Compliance:

- Validate compliance with communication protocols and standards (e.g., USB, Ethernet).
- Ensure that the design conforms to specified protocol behaviors and requirements.
- Verify interoperability and compatibility with other systems or devices.

## 4. Scenario Coverage:

- Cover specific use-case scenarios and functional behaviors.
- Test critical paths, error conditions, and boundary cases within defined scenarios.
- Validate the design's response and behavior in real-world operational scenarios.

## 5. Error Handling Coverage:

- Achieve coverage of error-handling paths and exceptional conditions.
- Test how the design handles unexpected or error-prone situations (e.g., timeouts, data
- corruption).
- Validate robustness, reliability, and fault tolerance of error recovery mechanisms.

## 6. Performance and Load Coverage:

- Validate performance under varying load and stress conditions.
- Test scalability, responsiveness, and resource utilization of the design.
- Identify performance bottlenecks and optimize system efficiency.

# 7. Functional Safety Coverage: • Ensure compliance with functional safety standards (e.g., ISO 26262).

- Verify safety-critical functionalities and fault tolerance mechanisms.
- Ensure the design meets safety requirements and mitigates risks of hazards.

## 8. Compliance with Specifications:

- Validate adherence to functional specifications and requirements.
- Confirm that the design meets specified functional behaviors and performance criteria.
- Ensure product quality, reliability, and customer satisfaction.

## 9. Edge Case Coverage:

- Test edge cases, boundary conditions, and corner scenarios.
- Validate behavior under extreme or unexpected inputs or conditions.
- Identify and address potential failure modes and unexpected behaviors.

By defining clear and measurable functional coverage goals aligned with project objectives and requirements, verification teams can systematically validate critical aspects of the design and ensure that it meets functional specifications and performance expectations. Functional coverage goals contribute to enhancing software quality, reliability, and compliance with industry

standards and customer expectations. Regular monitoring, adaptation, and refinement of functional coverage objectives are essential for achieving thorough verification and validation of the design's functionality.

## 10. Roles & Responsibilities

| S.No. | Task                                      | Responsible person                             | Comments                                                                                                    |
|-------|-------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| 1     | High Level Design<br>Specification (HLDS) | Sandeep, Sai<br>Kumar,<br>Ganesh,<br>Reshwanth | Design spec documentation                                                                                   |
| 2     | Design spec calculation and plan          | Sandeep, Sai Kumar, Ganesh, Reshwanth          | Depth calculation modules understanding and plan has been made for the design and modules has been splitted |
| 3     | FiFo Memory module                        | Sandeep                                        | System verilog code has been implemented for FIFO mem module                                                |
| 4     | Read pointer Empty module                 | Sai Kumar                                      | System Verilog code has been implemented & uploaded to github.                                              |
| 5     | Synchronous Write to<br>Read module       | Ganesh                                         | System Verilog code has been implemented & uploaded to github.                                              |
| 6     | Synchronous Read to<br>Write module       | Reshwanth                                      | System Verilog code has been implemented & uploaded to github.                                              |
| 7     | Write pointer Full module                 | Sandeep,<br>Sai Kumar,<br>Ganesh,<br>Reshwanth | System Verilog code has been implemented & uploaded to github.                                              |

| 8 | Basic Testbench | Sandeep,<br>Sai Kumar, | System Verilog code has been implemented & uploaded to github. |
|---|-----------------|------------------------|----------------------------------------------------------------|
|   |                 | Ganesh,                |                                                                |
|   |                 | Reshwanth              |                                                                |

## **UVM VERIFICATION PLAN**

## **UVM Testbench Hierarchy Overview**

#### **Verification Strategy:**

Functional verification of an Asynchronous FIFO (First-In, First-Out) is a complex task due to the involvement of two different clock domains: the write clock and the read clock. The primary milestone is to establish a UVM (Universal Verification Methodology) based Test Environment. The verification plan aims to comprehensively validate the asynchronous data transfer, storage, and retrieval processes within the FIFO, while ensuring the correct handling of corner cases and error scenarios.

## **Testbench Architecture:**

The testbench architecture will include the following components:

#### 1. Testbench Top:

- Highest level of the testbench hierarchy.
- Contains Environment instantiation and configuration.
- Instantiates the DUT (Design Under Test) and the test sequence.

## 2. Environment:

- Contains the agents and components for driving stimulus and checking DUT responses.
- Instantiates the agents.

## 3. Agents (Write and Read):

- Responsible for interfacing with the DUT interface.
- Contains components to drive stimulus and collect responses.
- Agent Sequencer: Generates sequence of transactions.
- Agent Driver: Drives the stimulus to the DUT.
- Agent Monitor: Monitors signals on the DUT interface, collecting data for analysis and scoreboard.

## 4. Scoreboard:

- Compares expected results with actual results from the DUT.
- Raises error flags on data mismatch.

## 5. Sequences:

- Contains sequences of transactions representing specific test scenarios.
- Sequence Item represents a single transaction (Data packet) and contains information for driving and checking.
  - Each test contains a separate sequence implementation.

## **Expected Data Flow:**

- TB Top initiates test sequence.
- Environment instantiates and configures the agent.
- Agent:
- Generates sequences.
- Drives transactions to the DUT interface.
- Monitors the DUT behavior (outputs).
- Scoreboard compares input/outputs and flags discrepancies.

## **Agents Used:**

- Write Data Agent.
- Read Data Agent.



Figure: Testbench components and flow

#### **Test Scenarios:**

| TEST CASES | DESCRIPTIONS                                                                                                                                                                       |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| FIFO Reset | Reset task in driver class checks the reset condition to see if the FIFO has arrived to a known state.                                                                             |  |
| FIFO Full  | Drive the FIFO to completely fill the depth and<br>check if the full flag is triggered or not.                                                                                     |  |
| FIFO Empty | Check to see if the empty flag is triggered when<br>there is no data being driven to the FIFO and check<br>if the empty flag is triggered when whole of the<br>FIFO is being read. |  |

## Schedule

- Week 1: Design has been implemented and compiled successfully. Basic Testbench has been implemented.
- Week 2: Generating randomized stimulus, create a class-based testbench, and modify the verification plan to new findings.
- Week 3: Complete code coverage and function coverage.
- Week 4: Develop UVM testbench.
- Week 5: Complete the UVM architecture, UVM environment, and UVM testbench. Finalize documents. **References**

- 1. http://www.sunburst-design.com/papers/CummingsSNUG2002SJ FIFO1.pdf
- 2. <a href="http://www.sunburst-design.com/papers/CummingsSNUG2002SJ">http://www.sunburst-design.com/papers/CummingsSNUG2002SJ</a> FIFO2.pdf
- 3. https://zipcpu.com/blog/2018/07/06/afifo.html
- 4. <a href="https://hardwaregeeksblog.wordpress.com/wpcontent/uploads/2016/12/fifodepthcalculation-nmadeeasy2.pdf">https://hardwaregeeksblog.wordpress.com/wpcontent/uploads/2016/12/fifodepthcalculation-nmadeeasy2.pdf</a>
- 5. ChatGPT-AI

## **GITHUB**

 $\underline{https://github.com/rsesham18/Asynchronous-FIFO}$