# VIS<sup>™</sup> Instruction Set User's Manual



THE NETWORK IS THE COMPUTER  $^{\text{TM}}$ 

Sun Microsystems, Inc. Microelectronics Division 901 San Antonio Road Palo Alto, CA 94303-4900 USA 800/681-8845 www.sun.com/microelectronics

Part Number: 805-1394-02 March 2000

# VIS<sup>™</sup> Instruction Set User's Manual

### March 2000



#### Sun Microsystems

901 San Antonio Road Palo Alto, CA 94303-4900 USA 1-800-681-8845 http://www.sun.com/microelectronics

Part Number: 805-1394-02

Copyright © 2000 Sun Microsystems, Inc. All Rights Reserved.

THE INFORMATION CONTAINED IN THIS DOCUMENT IS PROVIDED "AS IS" WITHOUT ANY EXPRESS REPRESENTATIONS OR WARRANTIES. IN ADDITION, SUN MICROSYSTEMS, INC. DISCLAIMS ALL IMPLIED REPRESENTATIONS AND WARRANTIES, INCLUDING ANY WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

This document contains proprietary information of Sun Microsystems, Inc. or under license from third parties. No part of this document may be reproduced in any form or by any means or transferred to any third party without the prior written consent of Sun Microsystems, Inc.

Sun, Sun Microsystems, and the Sun logo are trademarks or registered trademarks of Sun Microsystems, Inc. in the United States and other countries. All SPARC trademarks are used under license and are trademarks or registered trademarks of SPARC International, Inc. in the United States and other countries. Products bearing SPARC trademarks are based upon an architecture developed by Sun Microsystems, Inc. Solaris is a trademark or registered trademark of Sun Microsystems, Inc. in the United States and other countries.

The information contained in this document is not designed or intended for use in on-line control of aircraft, air traffic, aircraft navigation or aircraft communications; or in the design, construction, operation or maintenance of any nuclear facility. Sun disclaims any express or implied warranty of fitness for such uses.

Printed in the United States of America.

## **Preface**

#### **Overview**

Welcome to the VIS Instruction Set User's Manual. This book presents information about the VIS Instruction Set, which is an extension to the SPARC-V9 instruction set. **UltraSPARC**, in this manual, refers to UltraSPARC-I and UltraSPARC-II processors. The manual describes:

- Introduction to the UltraSPARC architecture
- VIS development environment
- VIS instructions
- Select examples, illustrating the use of VIS to process multimedia data

#### How to Use This Book

This book is provided with the UltraSPARC developers kit and provides you with a complete definition of the VIS instructions with some illustrative code examples. Since the examples given include some assembly code, you should refer to *The SPARC Architecture Manual, Version 9,* and *The UltraSPARC User's Manual* for a more complete explanation of the concepts presented.

## **Textual Conventions**

Fonts are used as follows:

- italic font is used to refer to variables in text.
- Typewriter font is used for code examples and function names.
- **Bold** font is used for emphasis.

## Content of Chapters

The VIS Instruction Set User's Manual is designed to introduce you to the VIS Instruction Set, to permit you to write image processing, graphics or other applications for the UltraSPARC processor.

- Chapter 1, "Introduction," provides a high level overview of the UltraSPARC superscalar processor and the performance advantages of the VIS Instruction Set.
- Chapter 2, "UltraSPARC Concepts," describes the hardware features of the UltraSPARC that account for the substantial performance enhancement.
- Chapter 3, "Developing VIS Applications," describes the applications
  development process, including a description of how to build a 32-bit VIS
  application and a 64-bit VIS application.
- Chapter 4, "VIS Instructions," introduces you to VIS, and includes simple examples of instruction use.
- Chapter 5, "Code Examples," provides example programs taken from the applications areas of imaging, graphics, audio and video.
- Chapter 6, "Improving Performance," presents helpful hints and suggestions to consider when writing code for the UltraSPARC.

# **Related Documents**

#### General References

#### **Books**

[Weaver, David L., editor.] *The SPARC Architecture Manual, Version 8*, Prentice-Hall, Inc., 1992.

Weaver, David L., and Tom Germond, eds. *The SPARC Architecture Manual, Version 9*, Prentice-Hall, Inc., 1994.

### **Papers**

Boney, Joel. "SPARC Version 9 Points the Way to the Next Generation RISC," *Sun-World*, October 1992, pp. 100-105.

Greenley, D., et.al., "UltraSPARCTM: The Next Generation Superscalar 64-bit SPARC," 40th annual Compcon, 1995.

Kohn, L., et.al,"The Visual Instruction Set (VIS) in UltraSPARC $^{\text{TM}}$ ," 40th annual Compcon, 1995.

Zhou, C., et.al., "MPEG Video Decoding with UltraSPARC Visual Instruction Set," 40th annual Compcon, 1995.

# Sun Microsystems' Publications

#### **Books and Manuals**

UltraSPARC User's Manual. July 1997, Part No. 802-7220-02

*UltraSPARC-I* and *UltraSPARC-II data sheets* are available in printed form or through the WWW. See "On Line Resources," for information about the UltraSPARC WWW page.

#### On Line Resources

The UltraSPARC WWW page is located at:

```
http://www.sun.com/microelectronics/UltraSPARC/
```

It contains the latest information about the UltraSPARC-I and UltraSPARC-II, including the current *UltraSPARC-I* and *UltraSPARC-II* data sheets.

The latest information about VIS is located at:

```
http://www.sun.com/microelectronics/vis/
```

More information can be found at Sun Microelectronics' home page:

http://www.sun.com/microelectronics/

# **Contents**

| Pre | face iii            |                                       |
|-----|---------------------|---------------------------------------|
| Rel | ated Doc<br>Content | uments v<br>s vii                     |
|     | Figures             | xi                                    |
|     | Tables              | xiii                                  |
| 1.  | Introdu             | ction 1                               |
| 1.1 | Chapte              | er Overview 1                         |
| 1.2 | UltraSl             | PARC 1                                |
| 1.3 | Perform             | mance Advantage of VIS 2              |
| 2.  | UltraSF             | PARC Concepts 5                       |
| 2.1 | Chapte              | er Overview 5                         |
| 2.2 | The Fu              | nctional Units of UltraSPARC 5        |
| 2.3 | The Ul              | traSPARC Front End 7                  |
|     | 2.3.1               | Integer Execution Unit (IEU) 9        |
|     | 2.3.2               | Floating-point/Graphics Unit (FGU) 11 |
|     | 2.3.3               | Load/Store Unit (LSU) 12              |
|     | 2.3.4               | External Cache 14                     |
|     | 2.3.5               | System Interface 15                   |
| 2.4 | Process             | sor Pipeline 16                       |
| 2.5 | Pipelin             | e Stage Description 17                |
|     | 2.5.1               | Stage 1: Fetch (F) Stage 17           |
|     | 2.5.2               | Stage 2: Decode (D) Stage 18          |
|     | 2.5.3               | Stage 3: Grouping (G) Stage 18        |
|     | 2.5.4               | Stage 4: Execution (E) Stage 18       |
|     | 2.5.5               | Stage 5: Cache Access (C) Stage 18    |
|     | 2.5.6               | Stage 6: N1 Stage 19                  |
|     |                     | _                                     |

- 2.5.7 Stage 7: N2 Stage 2.5.8 Stage 8: N3 Stage 19 2.5.9 Stage 9: Write (W) Stage 20 2.6 Performance Improvement 20 **Developing VIS Applications 21** 3.1 Chapter Overview 21 3.2 Building a 32-bit VIS application 3.3 Building a 64-bit VIS application 4. VIS Instructions 25 4.1 Chapter Overview 25 4.2 Data Types Used 26 4.2.1 Partitioned Data Formats 27 4.2.2 Fixed Data Formats 27 4.2.3 Include Directives 28 4.3 Utility Inlines 28 4.3.1 vis\_write\_gsr(), vis\_read\_gsr() 28 4.3.2 vis\_read\_hi(), vis\_read\_lo(), vis\_write\_hi(), vis\_write\_lo() 4.3.3 vis\_freg\_pair() 30 4.3.4 vis to float() 30 4.3.5 vis\_to\_double(), vis\_to\_double\_dup() 31
- 4.4 VIS Logical Instructions 32
  - 4.4.1 vis\_fzero(), vis\_fzeros(), vis\_fone(), vis\_fones() 32
  - 4.4.2 vis\_fsrc(), vis\_fsrcs(), vis\_fnot(), vis\_fnots() 33
  - $4.4.3 \quad vis\_f[or, and, xor, nor, nand, xnor, ornot, and not][s]() \quad 33$
- 4.5 Pixel Compare Instructions:

vis\_fcmp[gt, le, eq, ne, lt, ge][16,32]() 35

- 4.6 Arithmetic Instructions 38
  - $4.6.1 \quad vis\_fpadd[16, 16s, 32, 32s](), \\ vis\_fpsub[16, 16s, 32, 32s]() \quad 38$
  - 4.6.2 vis\_fmul8x16() 41
  - 4.6.3 vis\_fmul8x16au(), vis\_fmul8x16al() 42
  - 4.6.4 vis\_fmul8sux16(), vis\_fmul8ulx16() 44
  - 4.6.5 vis\_fmuld8sux16(), vis\_fmuld8ulx16() 47
- 4.7 Pixel Formatting Instructions 48
  - 4.7.1 vis\_fpack16() 49
  - 4.7.2 vis\_fpack32() 51
  - 4.7.3 vis\_fpackfix() 52
  - 4.7.4 vis\_fexpand() 54
  - 4.7.5 vis\_fpmerge() 55

| 4.7.6 vis_alignaddr(), vis_faligndata() 56                       |  |  |  |  |  |
|------------------------------------------------------------------|--|--|--|--|--|
| 4.7.7 vis_edge[8, 16, 32]() 58                                   |  |  |  |  |  |
| 4.8 Load and Store 66                                            |  |  |  |  |  |
| 4.8.1 Partial Store Instructions 66                              |  |  |  |  |  |
| 4.8.2 Byte/Short Load and Store Instructions 67                  |  |  |  |  |  |
| 4.8.3 Block Load and Store Instructions 69                       |  |  |  |  |  |
| 4.9 Array Instructions 70                                        |  |  |  |  |  |
| 4.10 Pixel Distance Instructions: vis_pdist() 74                 |  |  |  |  |  |
| 5. Code Examples 75                                              |  |  |  |  |  |
| 5.1 Chapter Overview 75                                          |  |  |  |  |  |
| 5.2 Simple Examples 75                                           |  |  |  |  |  |
| 5.2.1 Averaging Two Images 75                                    |  |  |  |  |  |
| 5.2.2 Blending Two Images by a Fixed Percentage 76               |  |  |  |  |  |
| 5.2.3 Partitioned Arithmetic and Packing 77                      |  |  |  |  |  |
| 5.2.4 Finding Maximum and Minimum Pixel Values 77                |  |  |  |  |  |
| 5.2.5 Byte Merging 79                                            |  |  |  |  |  |
| 5.2.6 Transposing a Block of Bytes 80                            |  |  |  |  |  |
| 5.2.7 Using VIS Instructions in SPARC Assembly 81                |  |  |  |  |  |
| 5.2.8 Using VIS Block Load and Store Instructions 83             |  |  |  |  |  |
| 5.2.9 Using array8 With Assembly Code 88                         |  |  |  |  |  |
| 5.3 Imaging Applications 92                                      |  |  |  |  |  |
| 5.3.1 Resampling of Aligned Data With a Filter Width of Four     |  |  |  |  |  |
| 5.3.2 Handling Three Band Data 94                                |  |  |  |  |  |
| 5.3.3 Fast Lookup of 8-Bit Data 99                               |  |  |  |  |  |
| 5.3.4 Alpha Blending Two Images 105                              |  |  |  |  |  |
| 5.4 Graphics Applications: Texture Mapping 108                   |  |  |  |  |  |
| 5.5 Audio Applications: Finite Impulse Response (FIR) Filter 110 |  |  |  |  |  |
| 5.6 Video Applications: Motion Vector Estimation 113             |  |  |  |  |  |
| 6. Improving Performance 117                                     |  |  |  |  |  |
| 6.1 Chapter Overview 117                                         |  |  |  |  |  |
| 2 Using Compiler Optimization 117                                |  |  |  |  |  |
| 6.3 Using Preprocessing Directives 117                           |  |  |  |  |  |
| .4 Minimization of Conditional Usage 118                         |  |  |  |  |  |
| .5 Dealing With Misaligned Data 118                              |  |  |  |  |  |
| 6.6 Cycle Expensive Operations 118                               |  |  |  |  |  |
| 6.7 Advantage of Using Pre-aligned Data 119                      |  |  |  |  |  |
| Index 121                                                        |  |  |  |  |  |

# **Figures**

Fig 1-1 Four multiplications performed in a single cycle 3 Fig 2-1 Simplified Block Diagram of UltraSPARC-I 7 Fig 2-2 UltraSPARC-I Front End 8 Fig 2-3 Integer Execution Unit 10 Fig 2-4 Floating-point and Graphics Unit 11 Fig 2-5 Load/Store Unit 13 Fig 2-6 UltraSPARC-I System Interface 15 Fig 2-7 UltraSPARC-I Nine-stage Dual Pipeline. Fig 4-1 Graphics Data Formats 26 Fig 4-2 Partitioned Data Formats 27 Fig 4-3 Graphics Status Register format 28 Fig 4-4 Four 16-bit Pixel Comparison Operations Fig 4-5 Two 32-bit Pixel Comparison Operation 37 Fig 4-6 vis\_fpadd16() and vis\_fpsub16() operation Fig 4-7 vis\_fpadd32() and vis\_fpsub32() operation Fig 4-8 vis\_fpadd16s() and vis\_fpsub16s() operation 40 Fig 4-9 vis\_fpadd32s() and vis\_fpsub32s() Fig 4-10 vis\_fmul8x16() Operation 42 Fig 4-11 vis\_fmul8x16au() operation 43 Fig 4-12 vis\_fmul8x16al() operation Fig 4-13 vis\_fmul8sux16() operation vis\_fmul8ulx16() operation Fig 4-14 Fig 4-15 vis\_fmuld8sux16() operation 47 Fig 4-16 vis\_fmuld8ulx16() operation 48 Fig 4-17 vis\_fpack16() operation Fig 4-18 vis\_fpack32() operation

Fig 4-19 vis\_fpackfix() operation 53 Fig 4-20 vis\_fexpand() operation 54 vis\_fpmerge() operation Fig 4-21 55 Fig 4-22 vis\_alignaddr() example. Fig 4-23 vis\_faligndata() example. 57 Fig 4-24 Start Point Handling in vis\_inverse8a() Fig 4-25 Start Point Handling in vis\_invers8b() 61 Fig 4-26 Blocked-Byte Data Formatting Structure 71 Fig 4-27 3D Array Fixed-Point Address Format 71 Fig 4-28 3D Array Blocked Address Format (array8) Fig 4-29 3D Array Blocked Address Format (array16) 3D Array Blocked-Address Format (array32) Fig 4-30

Simultaneous Computation of Eight Filter Output Values 92

Fig 5-1

# **Tables**

| Table 3-1 | Summary of VIS Application Development Requirements. |  |  |  |
|-----------|------------------------------------------------------|--|--|--|
| Table 4-1 | Edge Mask Specification 59                           |  |  |  |
| Table 4-2 | Edge Mask Specification (Little-endian) 60           |  |  |  |

Introduction

## 1.1 Chapter Overview

This chapter provides a brief introduction to the UltraSPARC superscalar processor with special emphasis on the VIS Instruction Set. Topics included in this chapter are:

- Description of UltraSPARC.
- Introduction to the VIS Instruction Set.

#### 1.2 UltraSPARC

UltraSPARC is a highly integrated superscalar processor implementing the 64-bit SPARC-V9 RISC architecture. The major performance features of the processor are the capability to sustain an execution rate of four instructions per cycle even in the presence of conditional branches and cache misses at a high clock rate.

UltraSPARC supports 64-bit virtual addresses and integer data sizes up to 64 bits while preserving compatibility with code written for the 32-bit SPARC V8 processors. Of major significance is the incorporation of 16 additional double-precision floating-point registers, bringing the total up to 32.

The Floating-point unit (FPU) data paths have been enhanced to include the capability to perform partitioned integer arithmetic operations required for graphics applications. This capability is provided by a graphics adder that is organized as four independent 16-bit adders, a graphics multiplier that is composed of four 8×16 multipliers and a pixel distance logic implementation. A graphics status register (GSR) with scale factor and align offset fields is included to support format conversions and memory alignment.

The arithmetic is performed on two new partitioned data types: pixel and fixed data. Pixels consist of four 8-bit unsigned integers contained in a 32-bit word. The **vis\_pdist()** instruction accepts eight 8-bit unsigned integers in a 64-bit register. Fixed data consists of either four 16-bit fixed point components or two 32-bit fixed point components both contained in a 64-bit word, or either or the following: two 16-bit or one 32-bit component in a 32-bit register.

To take advantage of the modified floating point pipeline to perform partitioned integer arithmetic, a VIS Instruction Set extension is included to support graphics and other applications with the following functions:

- 1. Format conversions such as converting pixel data to fixed data format operating on either 16-bit or 32-bit components.
- 2. Arithmetic operations such as partitioned add and subtract on either 16-bit or 32-bit components and seven variants of partitioned multiply instructions capable of 8-bit and 16-bit component multiplication.
- 3. Logical operations that perform any one of 16 bitwise logical operations.
- 4. Address handling instructions to deal with misaligned data.
- 5. Array instructions to provide efficient access to three-dimensional (3D) data sets.
- Memory access instructions permitting partial stores of partitioned data and performing 8-bit and 16-bit loads and stores to and from 64-bit or 32bit variables.
- 7. Pixel distance instruction computing the absolute difference between corresponding 8-bit components in a pair of double precision registers and accumulating the sum of differences.

# 1.3 Performance Advantage of VIS

Figure 1-1 shows the performance advantage of a partitioned 8-bit  $\times$  16-bit multiplication i.e four 8×16 multiplies performed in a single cycle resulting in a four-fold speedup.



Figure 1-1 Four multiplications performed in a single cycle

## 2.1 Chapter Overview

The UltraSPARC microprocessor has major hardware features that implement 64-bit SPARC V9 architecture, giving accelerated graphics performance using VIS. This chapter describes the following:

- Functional Units Of the UltraSPARC
- UltraSPARC front end
- Integer Execution Unit (IEU)
- Floating-point/Graphics Unit (FGU)
- System Interface
- Processor Pipeline

### 2.2 The Functional Units of UltraSPARC

Figure 2-1 is a simplified block diagram identifying the following major functional units that make up UltraSPARC.

- 1. Front end The Prefetch/Dispatch Unit (PDU) prefetches instructions based on a dynamic branch prediction mechanism and a next field address that allows "single cycle branch following." By predicting branches accurately (which typically occurs more than 90% of the time), the front end can supply four instructions per cycle to the core execution block.
- 2. Integer Execution Unit (IEU) Performs all integer arithmetic/logical operations. The IEU incorporates a novel 3D register file supporting seven read and three write ports.

- 3. Floating-point/Graphics Unit (FGU) Integrates five functional units and a Register File made up of 32 64-bit registers. The floating-point adder, multiplier, and divider, performing all floating-point operations, have been augmented by a graphics adder and multiplier to perform the partitioned integer operations required by the VIS Instruction Set.
- 4. Load Store Unit (LSU) Executes all instructions that transfer data between the memory hierarchy and the two register files in the IEU and the FGU. The Data Cache (D-Cache), Load Buffer, Store Buffer, and Data Memory Management Unit DMMU are included in this unit.
- 5. External Cache (E-Cache) Services "misses" from the Instruction Cache (I-Cache) in the UltraSPARC front end and the D-Cache of the LSU.



Figure 2-1 Simplified Block Diagram of UltraSPARC-I

## 2.3 The UltraSPARC Front End

The UltraSPARC front end is essentially the Prefetch/Dispatch Unit (PDU). Figure 2-2 shows the major components of the UltraSPARC-I front end.



Figure 2-2 UltraSPARC-I Front End

Instructions are prefetched from a pseudo two-way 16kbyte instruction cache. Each line in the I-Cache contains eight instructions (32 bytes). Every pair of instructions has a 2-bit branch prediction field that maintains the history of a possible branch in the pair. The four prediction states are conventional: *strongly taken*, *likely taken*, *strongly not-taken*, and *likely not-taken*. The advantage of the in-cache prediction scheme is that it avoids the alias problems encountered inthe branch history buffer and other similar structures. Every single branch in the I-Cache has its dedicated prediction bits (ignoring the rare case of branch couples), which translates into a successful prediction rate of 88% for integer code, 94% for floating-point (SPEC92), and 90% for typical database applications.

Every group of four instructions in the cache has a "next field" that is simply a pointer to where the prefetcher should access instructions for the very next cycle. In the case of sequential code or for code with a branch predicted not-taken, the next field points to the next four instructions in the cache. The next field will contain the I-Cache index (including the set) of the branch target if a branch is predicted taken. The advantage of this scheme is that the next field can always be fed back to the I-Cache without qualifying a possible branch. In order to provide a one-cycle loop back to the I-Cache, a fast dual-ported structure was used to implement the next field and the branch prediction bits. Only one set of the cache is accessed during a fetch, thus saving power and reducing the cache cycle time. Both tags are read so that an incorrect set prediction can be corrected. A two-cycle penalty occurs for a set misprediction. The next field mechanism allows UltraSPARC to speculate five branches deep representing up to 18 instructions.

Instructions prefetched by the PDU are expanded to 76 bits in order to facilitate decoding done by the grouping logic. These decoded instructions are forwarded to a 12-deep instruction buffer which allows the prefetcher to get ahead of the execution units. As long as the instruction queue is kept almost full, cache miss, set miss and micro-TLB (uTLB) miss penalties can be hidden from the execution units.

A single entry uTLB provides the prefetcher with a local copy of the last virtual-to-physical address translation. In the rare case of a uTLB miss, a one-cycle fetch penalty is incurred in order to get the address from the 64-entry, fully-associative instruction-TLB (iTLB).

The grouping logic always looks at the next four candidates in the instruction buffer and, based on resource availability and dependencies, issues up to four instructions. Maintaining more than one Program Counter (PC) per group allows UltraSPARC to dispatch, in the same group, instructions from two adjacent, basic blocks.

#### 2.3.1 Integer Execution Unit (IEU)

The Integer Execution Unit (IEU) performs integer computation for all integer arithmetic/logical operations. The IEU, as shown in Figure 2-3, includes

dual 64-bit adders implemented in dynamic circuitry, an inverter, and very little extra logic (muxes for immediate bypasses) that form the basic cycle time of the machine (together with the data cache access).



Figure 2-3 Integer Execution Unit

A separate 64-bit adder is provided for virtual address additions for memory instructions. A simple 64-bit integer multiplier and divider complement the IEU. The multiplication unit implements a 2-bit Booth encoding algorithm with an

"early-out" mechanism, with a typical latency of eight clock cycles. A 1-bit non-restoring subtraction algorithm is used in the divide unit, which yields a latency of 67 clock cycles for a 64-bit  $\times$  64-bit division.

## 2.3.2 Floating-point/Graphics Unit (FGU)

The Floating-point/Graphics Unit (FGU) shown in Figure 2-4 integrates five functional units and a 32 64-bit regs Register File. The floating-point adder, multiplier, and divider perform all FP operations while the graphics adder and multiplier perform the graphics operations of the VIS Instruction Set.



Figure 2-4 Floating-point and Graphics Unit

A maximum of two Floating-point/Graphics Operations (FGops) and one FP load/store operation are executed in every cycle (plus another integer or branch instruction). All operations, except for divide and square-root, are fully pipelined.

Divide and square-root operations complete out-of-order without inhibiting the concurrent execution of other FGops. The two graphics units are both fully pipelined and perform operations on 8-bit or 16-bit pixel components with 16-bit or 32-bit intermediate results.

The Graphics Adder performs single cycle partitioned add and subtract, data alignment, merge, expand, and logical operations. Four 16-bit adders are utilized and a custom shifter is implemented for byte concatenation and variable bytelength shifting. The Graphics Multiplier performs three-cycle partitioned multiplication, compare, pack, and pixel distance operations. Four  $8\times16$  multipliers are utilized, and a custom shifter is implemented. Eight 8-bit pixel subtractions, absolute values, additions, and a final alignment for each pixel distance operation are required.

#### 2.3.3 Load/Store Unit (LSU)

The Load/Store Unit (LSU) executes all instructions that transfer data between the memory hierarchy and the Integer and Floating-point/Graphics Register files. The LSU includes the Data Cache, Load Buffer, Store Buffer, and is very closely coupled to the second level external cache. See Figure 2-5 for a functional diagram of the Load/Store Unit.

#### 2.3.3.1 Data Cache

The Data Cache (D-Cache) is a 16kB, direct-mapped cache. It has a 32B (256 bits) line size with 16B (128 bits) sub-blocks. It is virtually-indexed and physically-tagged. The D-Cache is nonblocking and operates using a write-through, no-write-allocate policy. Strict inclusion with respect to the E-Cache is maintained, facilitating cache coherency. The D-Cache data SRAM is single-ported and can support a 64-bit load or a 64-bit store every cycle. In the event of a D-Cache miss, an entire sub-block (16B) can be written in one clock. The D-Cache tag SRAM has two ports: a read port and area/write port. These two ports allow a load or store to perform a tag look-up in parallel with the allocation for an older D-Cache miss.

#### 2.3.3.2 Load Buffer

The load buffer can eliminate stalls caused by D-Cache misses, load-after-store hazards, and other conflicts. Nine entries were implemented to cover the additional six-cycle latency of a D-Cache miss/E-Cache hit. A rate of one load E-Cache hit per cycle can be sustained. Early compiler results indicate that more than 50% (statically) of the loops in SPECfp92 are amenable to be software pipe-

lined, based on the E-Cache latency. These loops represent an even larger component of the dynamic execution time. The load buffer is organized as a circular queue.



Figure 2-5 Load/Store Unit

Each load is enqueued with an indication of whether it hits or misses the D-Cache. This information is tracked for the lifetime of the operation, even in the presence of snoops. An age-based, associative comparison is performed in order to adjust the raw D-Cache hit/miss indicator of the incoming load to account for allocations or victimizations that may be performed by pending loads to that D-Cache line. Thus, the D-Cache tags are only checked once.

#### 2.3.3.3 Store Buffer

The eight-entry Store Buffer (each entry accounts for a 64-bit datum and its corresponding address) provides a temporary holding place for store operations until they can be "committed" and the D-Cache and/or the E-Cache is available. The E-Cache update is a two-step process. First, the E-Cache tags are checked for hit/miss; then, the E-Cache write occurs at some later time. The E-Cache tag and data RAM accesses are decoupled so that a tag check can occur in parallel with the E-Cache data write of an older store, thus maintaining a throughput of one store per clock. Additionally, consecutive stores to the same E-Cache line (64B) typically require only a single tag check, thus minimizing tag check transactions.

Store compression combines the last two entries in the store buffer when they both write to the same 16B block. Any number of stores can be combined into one transaction. Hence, the number of data write transactions are minimized — an important concern since all stores must update the E-Cache, considering that the D-Cache is a write-through design.

### 2.3.3.4 Data Memory Management Unit (DMMU)

The data memory management unit DMMU incorporates a fully associative, 64-entry Translation Lookaside Buffer (TLB) that provides one virtual-to-physical address translation per cycle. Any combination of the 8kB, 16kB, 512kB and 4MB supported page sizes is allowed. A TLB miss is handled by software for simplicity and flexibility, with a simple hardware assist provided for speed. Two read-only registers contain pointers to translation table entries from the Translation Storage Buffer (TSB), defined as a simple, direct-mapped software cache. A separate set of eight global registers is accessible as temporary storage.

#### 2.3.4 External Cache

The External Cache is used to service misses from the I-Cache in the UltraSPARC front end and the D-Cache in the LSU. It is a physically addressed and physically tagged SRAM implementation. The line size is 64-bytes. E-Cache sizes are model dependent (from 512kB to 4MB for UltraSPARC-I and from 512kB to 16MB for UltraSPARC-II). and are supported with E-Cache data protected by byte parity. An internal, delayed write buffer minimizes the write after read (WAR) penalty. Writes to the SRAM core are delayed until the next write arrives and the buffer is fully bypassed inside the SRAM.

The additional latency for an internal cache miss and E-Cache hit is six cycles (three internal and three external). Reads can be completed in every cycle, with data driven the second cycle after address and control signals. UltraSPARC does

not differentiate between burst reads and two consecutive reads; signals used for a single read are simply replicated for each subsequent read. The reads are fully pipelined and, thus, full throughput is achieved.

Writes can also be completed every cycle, with data driven the cycle after address and control. A dead cycle is created when switching direction on the data bus to avoid overlapping drivers. The total write-after-read (WAR) penalty is two cycles. There is no read-after-write (RAW) penalty.

#### 2.3.5 System Interface

Figure 2-6 shows a complete UltraSPARC subsystem, consisting of the UltraS-PARC processor, synchronous SRAM components for the External Cache tags and data and two UltraSPARC Data Buffer (UDB) chips.



Figure 2-6 UltraSPARC-I System Interface

The UDBs serve to electrically isolate the interaction between the CPU and E-Cache from the system bus and operate at the system clock frequency, which can be either one-half or one-third of the processor clock. Collectively, the UDBs have

FIFOs for eight 16-byte noncacheable stores, one 64-byte read buffer, two 64-byte write buffers, and a 64-byte copyback buffer. The large number of outstanding 16-byte stores is useful for maintaining peak store bandwidth to a frame buffer.

System transactions are packet based, in the sense that address and data transfers are disjoint non-interfering events. A 36-bit address bus is used to deliver two-cycle request packets that begin a transaction. This bus can be shared by up to three other masters, in addition to a centralized system controller.

Arbitration is distributed. Each master on the address bus has the same logic and sees all requests for the bus. There are five potential requests: four potential masters plus one from a high-priority system controller. Arbitration is round-robin with a hysteresis effect to reduce latency for the last master. This helps reduce latency for bursts of transactions from the same master. A special parking mode exists for uniprocessors that typically reduces arbitration latency to zero by keeping UltraSPARC enabled onto the address bus between transactions.

## 2.4 Processor Pipeline

The functions performed by the IEU, LSU and FGU are implemented in a dual 9-stage pipeline. Most instructions go through the pipeline in exactly nine stages. The instructions are considered terminated after they go through the last stage (W), after which, changes to the processor state are irreversible. Figure 2-7 shows a diagram of the integer and floating-point pipeline stages. Three additional stages are added to the integer pipeline to make it symmetrical with the floating-point pipeline. This simplifies pipeline synchronization and exception handling and eliminates the need to implement a floating-point queue.

Floating-point instructions with a latency greater than three (divide, square root, and inverse square root) behave differently than other instructions, in the sense that the pipe is "extended" when the instruction reaches stage  $N_{\rm I}$ . Memory operations are allowed to proceed asynchronously with the pipeline in order to support latencies longer than the latency of the on-chip data cache.



Figure 2-7 UltraSPARC-I Nine-stage Dual Pipeline.

# 2.5 Pipeline Stage Description

#### 2.5.1 Stage 1: Fetch (F) Stage

In this stage instructions are fetched from the instruction Cache (I-Cache) and placed in the Instruction Buffer, from where they will be selected for execution. Up to four instructions are fetched, along with branch prediction information, the predicted target address of a branch, and the predicted set of the target. The high bandwidth provided by the I-Cache (four instructions/cycle) allows the UltraS-PARC to prefetch instructions ahead of time, based on the current instruction flow and branch prediction. Providing a fetch bandwidth greater than, or equal to, the maximum execution bandwidth assures that (for well behaved code) the processor does not starve for instructions. Exceptions to this rule occur when branches are hard to predict, when branches are very close to each other, or when the I-Cache miss rate is high.

#### 2.5.2 Stage 2: Decode (D) Stage

In this stage the fetched instructions are pre-decoded and sent to the Instruction Buffer. The pre-decoded bits generated during this stage accompany the instructions during their stay in the Instruction Buffer. Upon reaching the next stage (where the grouping logic lives), these bits speed up the parallel decoding of up to four instructions.

While it is being filled, the Instruction Buffer also presents up to four instructions to the next stage. A pair of pointers manage the Instruction Buffer, ensuring that as many instructions as possible are presented *in order* to the next stage.

## 2.5.3 Stage 3: Grouping (G) Stage

In this stage, the main task is to group and dispatch a maximum of four valid instructions in one cycle. It receives a maximum of four valid instructions from the Prefetch and Dispatch Unit (PDU), controls the Integer Core Register File (ICRF), and routes valid data to each integer functional unit. The G Stage sends up to two floating-point or graphics instructions out of the four candidates to the Floating-point/Graphics Unit (FGU). Additionally, the logic in the G Stage is responsible for comparing register addresses for integer data bypassing and for handling pipeline stalls due to interlocks.

#### 2.5.4 Stage 4: Execution (E) Stage

In this stage, data from the integer register file is processed by the two integer ALUs during this cycle (if the instruction group includes ALU operations). Results are computed and are available for other instructions (through bypasses) in the very next cycle. The virtual address of a memory operation is calculated in this stage in parallel with ALU computation.

In the Floating-point/Graphics pipe, this stage corresponds to the Register (R) Stage of the FGU. The floating-point register file is accessed during this cycle. The instructions are further decoded and the FGU control unit selects the proper bypasses for the current instructions.

## 2.5.5 Stage 5: Cache Access (C) Stage

In this stage, the virtual addresses of memory operations calculated in the E Stage are sent to the tag RAM to determine if the access (load or store type) is a hit or a miss in the D-Cache. In a parallel operation, the virtual address is sent to the data

MMU to be translated into a physical address. On a load when there are no other outstanding loads, the data array is accessed so that the data can be forwarded to dependent instructions in the pipeline as soon as possible.

ALU operations executed in the E Stage generate condition codes in the C Stage. The condition codes are sent to the PDU, which checks to determine if a conditional branch in the group has been correctly predicted. If the branch has been mispredicted, earlier instructions in the pipe are flushed and the correct instructions are fetched. The results of ALU operations are not modified after the E Stage; the data merely propagates down the pipeline (through the annex register file), where it is available for bypassing for subsequent operations.

In the Floating-point/Graphics pipe, this is the  $X_1$  Stage. Instructions start their execution during this stage. Instructions of latency one also finish their execution phase during the  $X_1$  Stage.

## 2.5.6 Stage 6: N<sub>1</sub> Stage

In this stage, a data cache miss/hit or a TLB miss/hit is determined. If a load misses the D-Cache, it enters the Load Buffer. The access arbitrates for the E-Cache if there are no older, unissued loads. If a TLB miss is detected, a trap is taken and the address translation obtained by a software routine. The physical address of a store is sent to the Store Buffer during this stage. To avoid pipeline stalls when store data is not immediately available, the store address and data parts are decoupled and separately sent to the Store Buffer.

In the Floating-point/Graphics pipe, this is the second execution stage  $(X_2)$  where execution continues for most instructions.

### 2.5.7 Stage 7: N<sub>2</sub> Stage

In this stage, the Integer Pipe essentially waits for the Floating-point/Graphics pipe to complete. Most floating-point instructions in Floating-point/Graphics pipe finish execution during this stage. After  $N_2$ , data can be bypassed for other stages or forwarded to the data portion of the Store Buffer. All loads that have entered the Load Buffer in  $N_1$  continue their progress through the buffer; they will reappear in the pipeline only when the data comes back. Normal dependency checking is performed on all loads, including those in the load buffer.

### 2.5.8 Stage 8: N<sub>3</sub> Stage

In this stage, the Integer and Floating-point/Graphics pipes converge to resolve traps.

## 2.5.9 Stage 9: Write (W) Stage

In this stage, all results (integer and floating-point) are written to the register files. All actions performed during this stage are irreversible. After this stage, instructions are considered terminated

# 2.6 Performance Improvement

The expanded hardware capabilities of the UltraSPARC processor offer you a sustained execution rate of four instructions per cycle even in the presence of conditional branches and cache misses. Typically this may include a simultaneous execution of two floating-point/graphics, one integer and one load/store instruction per cycle.

# **Developing VIS Applications**

3

# 3.1 Chapter Overview

This chapter describes the applications development process and includes in the following topics:

- How to build a 32-bit VIS application
- How to build a 64-bit VIS application

**Note:** A 32-bit VIS application can be run on either a 32-bit or 64-bit Solaris environment with an UltraSPARC processor. A 64-bit VIS application can be run only on a 64-bit Solaris environment with an UltraSPARC processor.

The three steps to building a VIS application are coding, compiling, and linking. They are described in the subsections below.

*Table 3-1* Summary of VIS Application Development Requirements.

|                          |            | 32-bit VIS Application    |      |     | 64-bit VIS Application         |      |     |
|--------------------------|------------|---------------------------|------|-----|--------------------------------|------|-----|
| mode                     | CPU        | compile                   | link | run | compile                        | link | run |
| 32-bit                   | SPARC      | Yes                       | Yes  | No  | Yes                            | Yes  | No  |
|                          | UltraSPARC | Yes                       | Yes  | Yes | Yes                            | Yes  | No  |
| 64-bit                   | UltraSPARC | Yes                       | Yes  | Yes | Yes                            | Yes  | Yes |
| Operating<br>Environment |            | Solaris 2.5 or later      |      |     | Solaris 7 or later             |      |     |
| Compiler                 |            | SPARCompiler 4.0 or later |      |     | WorkShop Compiler 5.0 or later |      |     |

# 3.2 Building a 32-bit VIS application

To build a 32-bit VIS application, you must use the SPARCompiler 4.0 or later on a SPARC system running Solaris 2.5 or later. Note that a 32-bit VIS application can be built on either a SPARC-based or UltraSPARC-based system; but, it can be run only on an UltraSPARC-based system. Building a 32-bit VIS application requires the following three steps:

### 1. Coding

You should include the appropriate header files in the code. For example:

```
#include <vis_types.h>
#include <vis_proto.h>
```

### 2. Compiling

During compiling, you must:

- use -xarch=v8plusa flag
- indicate the location of the header files
- provide path to the 32-bit VIS inline macro file

For example, assume VSDK is installed in the default location, /opt, to compile file prog.c

```
% cc -c -xarch=v8plusa -I/opt/SUNWvsdk/include
/opt/SUNWvsdk/lib/vis_32.il prog.c
```

#### 3. Linking

You must use -xarch=v8plusa flag during linking. For example, to create the binary prog from object prog.o

```
% cc -o prog -xarch=v8plusa prog.o
```

You can use command file(1) to check the file types of your objects and binaries. For example, a 32-bit VIS object and binary have the following output:

```
% file prog.o prog
prog.o: ELF 32-bit MSB relocatable SPARC32PLUS Version 1, V8+
Required,
UltraSPARC1 Extensions Required
prog: ELF 32-bit MSB executable SPARC32PLUS Version 1, V8+
Required,
UltraSPARC1 Extensions Required, dynamically linked, not
stripped
```

# 3.3 Building a 64-bit VIS application

To build a 64-bit VIS application, you must use the WorkShop Compiler 5.0 or later on a SPARC system running Solaris 7 or later. Note: a 64-bit VIS application can be built on either a SPARC-based or UltraSPARC-based system; but it can be run only on an UltraSPARC-based system. Although you can build a 64-bit application in either a 32-bit or a 64-bit Solaris environment, you can run it only in the 64-bit Solaris environment. You can use the <code>isainfo(1)</code> command to check the mode of your Solaris environment.

For example, the output of a 64-bit environment is:

```
% isainfo -v
64-bit sparcv9 applications
32-bit sparc applications
```

and the output of a 32-bit environment is:

```
% isainfo -v
```

```
32-bit sparc applications
```

Building a 64-bit VIS application requires the following three steps:

#### 1. Coding

You should include the appropriate header files in the code. For example:

```
#include <vis_types.h>
#include <vis_proto.h>
```

#### 2. Compiling

During compiling, you must:

- use -xarch=v9a flag
- indicate the location of the header files
- provide path to the 64-bit VIS inline macro file

For example, assume VSDK is installed in the default location, /opt, to compile file prog.c

```
% cc -c -xarch=v9a -I/opt/SUNWvsdk/include
/opt/SUNWvsdk/lib/vis_64.il prog.c
```

#### 3. Linking

You must use -xarch=v9a flag during linking. For example, to create the binary prog from object prog.o:

```
% cc -o prog -xarch=v9a prog.o
```

You can use command file(1) to check the file types of your objects and binaries. For example, 64-bit VIS object and binary have following output:

```
% file prog.o prog
prog.o: ELF 64-bit MSB relocatable SPARCV9 Version 1, UltraSPARC1
Extensions Required
prog: ELF 64-bit MSB executable SPARCV9 Version 1, UltraSPARC1
Extensions Required, dynamically linked, not stripped
```

**Note:** Note: in order to successfully build a 64-bit application, all objects and libraries used must be a 64-bit version. Refer to "*Solaris 7 64-bit Developer's Guide*" (Part No: 805-6250-10) for more information on how to build a 64-bit application. It is available from following URL:

```
http://docs.sun.com:80/ab2/coll.45.10/SOL64TRANS/
```

**VIS Instructions** 

4

# 4.1 Chapter Overview

This chapter describes the comprehensive set of VIS instructions that is primarily used to write graphics and multimedia applications, but is not restricted to this. While the majority of the instructions have a C interface via an inline mechanism, some (for example, the array instructions) do not have a C interface and must be written in assembly language.

Topics included in this chapter are:

- Definition of the data structures used
- Description of Utility Inlines
- Description of Logical Instructions
- Description of Arithmetic Instructions
- Description of Packing Instructions
- Description of Array Instructions
- Code examples illustrating VIS

# 4.2 Data Types Used

Figure 4-1 shows the data types used:



Figure 4-1 Graphics Data Formats

All VIS signed values are 2's complement.

### 4.2.1 Partitioned Data Formats

Figure 4-2 shows some of the partitioned data formats used.



An example of four 8-bit unsigned integers contained in a 32-bit variable. Typically they represent intensity values for an image pixel, for example,  $\alpha$ , B, G, R.



An example of two 16-bit signed fixed point values contained in a 32-bit variable. For example they may represent filter coefficients or scaling factors.



An example of four 16-bit signed fixed point values contained in a  $vis\_d64$  variable. For example they may represent the result of partitioned multiplication.



Figure 4-2 Partitioned Data Formats

### 4.2.2 Fixed Data Formats

Fixed data values provide an intermediate format with enough precision and dynamic range for filtering and simple image computations on pixel values. Conversion from pixel data to fixed data occurs through pixel multiplication or application of the **vis\_fexpand()** instruction. Conversion from fixed data to pixel data is performed with the pack instructions, which clip and truncate to an 8-bit unsigned value. Conversion from 32-bit fixed to 16-bit fixed is also supported

with the **vis\_fpackfix()** instruction. Rounding can be performed by adding one to the round bit position. Complex calculations requiring more dynamic range or precision should be performed by using floating-point data.

#### 4.2.3 Include Directives

The following include directives apply to all code examples:

```
#include "vis_types.h"
#include "vis_proto.h"
```

# 4.3 Utility Inlines

Utility inlines are not part of the VIS extension and are included to complement the use of the VIS. These instructions offer the ability to read and write upper and lower components of floating-point registers and to modify the contents of the Graphics Status Register.

### 4.3.1 vis\_write\_gsr(), vis\_read\_gsr()

#### **Function**

Assign a value to the Graphics Status Register (GSR) and read the Graphics Status Register.

### Syntax

```
unsigned int vis_read_gsr();
void vis_write_gsr(unsigned int gsr);
```

### Description

**vis\_write\_gsr()** writes *gsr* to the Graphics Status Register and **vis\_read\_gsr()** reads the contents of the Graphics Status Register.



Figure 4-3 Graphics Status Register format

```
/* This example illustrates writing to the GSR and changing the
   scale factor only*/
vis_u8 scalef;
vis_write_gsr((scalef << 3) | (vis_read_gsr() & 0x7));</pre>
```

**Note:** If you are writing a multi-threaded VIS application, then the Graphics Status Register (GSR) is a resource that can be shared between multiple threads. Assure that, after setting the GSR register, a thread does not voluntarily give up control (for example, via a mutex) to another thread that also sets the GSR register. If this occurs, the contents of the GSR cannot be relied on after the first thread regains control. However, if the same thread is *involuntarily* made to give up control to the other thread (for example, by an interrupt from the operating system), then the operating system will do the necessary context switch, so that each thread can rely on the GSR being uncorrupted.

### 4.3.2 vis\_read\_hi(), vis\_read\_lo(), vis\_write\_hi(), vis\_write\_lo()

#### Function

Read and write to the upper or lower component of a *vis\_d64* variable.

### Syntax

```
vis_f32 vis_read_hi(vis_d64 variable);
vis_f32 vis_read_lo(vis_d64 variable);
vis_d64 vis_write_hi(vis_d64 variable, vis_f32 uppercomp);
vis_d64 vis_write_lo(vis_d64 variable, vis_f32 lowercomp);
```

### Description

**vis\_read\_hi()**, **vis\_read\_lo()**, and **vis\_write\_hi()**, **vis\_write\_lo()** permit read and write operations to the upper *uppercomp* or lower *lowercomp* 32-bit components of a *vis\_d64* variable. However, code written with these instructions cannot be optimized as easily as that written by using **vis\_freg\_pair()**.

### Example One:

```
vis_d64 data_64;
vis_f32 data_32;
/* Extracts the upper 32 bits of data_64 and places them into
  data_32 */
data_32 = vis_read_hi(data_64);
```

In practice, the compiler can often accomplish the same effect by taking advantage of register pairs. For example, if the value *data\_64* resides in the register %d30, vis\_read\_hi(data\_64) becomes a reference to %f30, and vis\_read\_lo(data\_64) becomes a reference to %f31 in the generated assembly code.

### Example Two:

```
vis_d64 data_64;
```

```
vis_f32 data_32;
/* Writes data_32 to the lower portion of data_64 leaving the upper
   half of data_64 intact */
data_64 = vis_write_lo(data_64, data_32);
```

If  $data_64$  resides in %d30 and  $data_32$  resides in %f5, then the C statement could be translated to the following assembly-language statement: fmovs %f5, %d31

### 4.3.3 vis\_freg\_pair()

#### **Function**

Join two *vis\_f32* variables into a single *vis\_d64* variable.

### Syntax

```
vis_d64 vis_freg_pair(vis_f32 data1_32, vis_f32 data2_32);
```

#### Description

**vis\_freg\_pair()** joins two *vis\_f32* values *data1\_32* and *data2\_32* into a single *vis\_d64* variable. This offers a more optimum way of performing the equivalent of using **vis\_write\_hi()** and **vis\_write\_lo()** since the compiler attempts to minimize the number of floating-point move operations by strategically using register pairs.

### Example

```
vis_f32 data1_32, data2_32;
vis_d64 data_64;

/* Produces data_64, with data1_32 as the upper and data2_32 as the lower component.*/
data_64 = vis_freq_pair(data1_32, data2_32);
```

### 4.3.4 vis to float()

#### Function

Place a *vis\_u32* variable into a floating-point register without performing a floating-point conversion.

### Syntax

```
vis_f32 vis_to_float(vis_u32 data_32)
```

#### Description

The semantics of the C compiler require a format conversion when assigning an integer  $data_32$  to a float variable. Since the VIS does not operate with floating-point variables, but uses only the floating-point registers, **vis\_to\_float()** bypasses the float conversion and stores the unmodified bit pattern in a floating-point register.

The semantics of the C compiler require a format conversion when assigning an integer  $data\_32$  to a float variable. Since the VIS does not operate with floating-point variables, but uses only the floating-point registers, **vis\_to\_float()** bypasses the float conversion and stores the unmodified bit pattern in a floating-point register.

### Example

```
vis_u32 data_32;
vis_f32 f;

f = vis_to_float(data_32);

/*The same result would be achieved by the following statement*/
/*f = *((vis_f32*) &data_32);*/

/*Taking an illustrative example */
data_32 = 21845;
/* = 5555 (base 16) = 0101010101010101 (base 2) */
f = data_32;
/* will result in f containing a floating-point representation of
"21845.0", which will have a completely different bit pattern than the one shown.*/

f = vis_to_float(data_32);
/* Causes the desired bit pattern to be placed into f */
```

### 4.3.5 vis\_to\_double(), vis\_to\_double\_dup()

#### Function

Place two vis\_u32 values into a vis\_d64 variable.

### Syntax

```
vis_d64 vis_to_double(vis_u32 data1_32, vis_u32 data2_32);
vis_d64 vis_to_double_dup(vis_u32 data_32);
```

#### Description

**vis\_to\_double()** places two *vis\_u32* variables *data1\_32* and *data2\_32* in the upper and lower halves of a *vis\_d64* variable. The **vis\_to\_double\_dup()** places the same *vis\_u32* variable *data\_32* in the upper and lower halves of a *vis\_d64* variable.

### Example

```
vis_u32 data1_32, data2_32;
vis_d64 result1_64, result2_64;
result1_64 = vis_to_double(data1_32, data2_32);
/*data1_32 in upper half and data2_32 in lower half*/
result2_64 = vis_to_double_dup(data1_32);
/*data1_32 in upper and lower halves*/
/*vis_to_double_dup(data1_32) is equivalent to
vis_to_double(data1_32,data1_32)*/
```

# 4.4 VIS Logical Instructions

These Instructions include logical operations involving none, one, or two arguments.

### 4.4.1 vis\_fzero(), vis\_fzeros(), vis\_fone(), vis\_fones()

#### Function

Set variable to all ones (base 2) or clear variable to zero.

### Syntax

```
vis_d64 vis_fzero(void);
vis_f32 vis_fzeros(void);
vis_d64 vis_fone(void);
vis_f32 vis_fones(void);
```

### Description

**vis\_fzero()** and **vis\_fzeros()** return *vis\_d64* and *vis\_f32* zero-filled variables and **vis\_fone()** and **vis\_fones()** return *vis\_d64* and *vis\_f32* one-filled variables.

```
vis_f32 data_32;
vis_d64 data_64;
```

```
data_64 = vis_fzero(); /* data_64 holds 0x00000000000000000 */
data_32 = vis_fones(); /* data_32 holds 0xffffffff */
```

These instructions set all 64 bits of *data\_64* to zeros or ones. They are useful for initializing variables, since *data\_64* may be regarded as a partitioned variable containing two 32-bit or four 16-bit zero values. (See 4.6, "Arithmetic Instructions," on page 38.)

### 4.4.2 vis\_fsrc(), vis\_fsrcs(), vis\_fnot(), vis\_fnots()

#### **Function**

Copy a value or its complement.

### Syntax

```
vis_d64 vis_fsrc(vis_d64 data_64);
vis_f32 vis_fsrcs(vis_f32 data_32);
vis_d64 vis_fnot(vis_d64 data_64);
vis_f32 vis_fnots(vis_f32 data_32);
```

#### Description

**vis\_fsrc()** copies one *vis\_d64* variable to another and **vis\_fnot()** copies the complement of one *vis\_d64* variable to another. **vis\_fsrcs()** copies one 32-bit variable to another and **vis\_fnots()** copies the complement of one 32-bit variable to another.

### Example

```
vis_f32 data1_32, data2_32;
vis_d64 data1_64, data2_64;
data1_32 = vis_fsrc(data2_32); /* same as data1_32 = data2_32 */
data1_64 = vis_fnot(data2_64); /* same as data1_64 = ~data2_64 */
```

### 4.4.3 vis\_f[or, and, xor, nor, nand, xnor, ornot, andnot][s]()

#### Function

Perform logical operations between two 32-bit or two *vis\_d64* partitioned variables.

### Syntax

```
vis_d64 vis_for(vis_d64 data1_64, vis_d64 data2_64);
vis_f32 vis_fors(vis_f32 data1_32, vis_f32 data2_32);
vis_d64 vis_fand(vis_d64 data1_64, vis_d64 data2_64);
```

```
vis_f32 vis_fands(vis_f32 data1_32, vis_f32 data2_32);
vis_d64 vis_fxor(vis_d64 data1_64, vis_d64 data2_64);
vis_f32 vis_fxors(vis_f32 data1_32, vis_f32 data2_32);
vis_d64 vis_fnor(vis_d64 data1_64, vis_d64 data2_64);
vis_f32 vis_fnors(vis_f32 data1_32, vis_f32 data2_32);
vis_d64 vis_fnand(vis_d64 data1_64, vis_d64 data2_64);
vis_f32 vis_fnands(vis_f32 data1_32, vis_f32 data2_32);
vis_d64 vis_fxnor(vis_d64 data1_64, vis_d64 data2_64);
vis_f32 vis_fxnors(vis_f32 data1_32, vis_f32 data2_32);
vis_d64 vis_fornot(vis_d64 data1_64, vis_d64 data2_64);
vis_f32 vis_fornots(vis_f32 data1_32, vis_f32 data2_32);
vis_d64 vis_fandnot(vis_d64 data1_64, vis_d64 data2_64);
vis_f32 vis_fandnot(vis_d64 data1_64, vis_d64 data2_64);
vis_f32 vis_fandnots(vis_f32 data1_32, vis_f32 data2_32);
```

#### Description

The 64-bit version of these instructions performs one of eight 64-bit logical operations between *data1\_64* and *data2\_64*. The 32-bit version of these instructions performs one of eight 32-bit logical operations between *data1\_32* and *data2\_32*.

```
vis_f32 data1_32, data2_32, result_32;
vis d64 data1 64, data2 64, result 64;
/* result_64 holds the result of a logical operation between
data1_64 and data2_64*/
/* result_32 holds the result of a logical operation between
data1_32 and data2_32*/
result_64 = vis_for(data1_64, data2_64);
/* result_64 = data1_64 | data2_64 */
result_32 = vis_fors(data1_32, data2_32);
/* result_32 = data1_32 | data2_32 */
result_64 = vis_fand(data1_64,data2_64);
/* result_64 = data1_64 & data2_64 */
result_32 = vis_fands(data1_32, data2_32);
/* result_32 = data1_32 & data2_32 */
result_64 = vis_fxor(data1_64, data2_64);
/* result_64 = data1_64 ^ data2_64 */
result 32 = vis fxors(data1 32, data2 32);
/* result_32 = data1_32 ^ data2_32 */
result_64 = vis_fnor(data1_64, data2_64);
```

```
/* result_64 = ~(data1_64 | data2_64) */
result_32 = vis_fnors(data1_32, data2_32);
/* result_32 = ~(data1_32 | data2_32) */
result_64 = vis_fnand(data1_64, data2_64);
/* result_64 = ~(data1_64 & data2_64) */
result_32 = vis_fnands(data1_32, data2_32);
/* result_32 = ~(data1_32 & data2_32) */
result_64 = vis_fxnor(data1_64, data2_64);
/* result_64 = ~(data1_64 ^ data2_64) */
result_32 = vis_fxnors(data1_32, data2_32);
/* result_32 = ~(data1_32 ^ data2_32) */
result_64 = vis_fornot(data1_64, data2_64);
/* result_64 = ((~data1_64) | data2_64) */
result_32 = vis_fornots(data1_32, data2_32);
/* result_32 = ((~data1_32) | data2_32) */
result_64 = vis_fandnot(data1_64, data2_64);
/* f = ((\sim data1_64) \& data2_64) */
result 32 = vis fandnots(data1 32, data2 32);
/* result_64 = ((~data1_32) & data2_32) */
```

# 4.5 Pixel Compare Instructions: vis\_fcmp[gt, le, eq, ne, lt, ge][16,32]()

#### **Function**

Perform logical comparison between two partitioned variables, and generate an integer mask describing the result of the comparison.

### Syntax

```
int vis_fcmpgt16(vis_d64 data1_4_16, vis_d64 data2_4_16);
int vis_fcmple16(vis_d64 data1_4_16, vis_d64 data2_4_16);
int vis_fcmpeq16(vis_d64 data1_4_16, vis_d64 data2_4_16);
int vis_fcmpne16(vis_d64 data1_4_16, vis_d64 data2_4_16);
int vis_fcmpgt32(vis_d64 data1_2_32, vis_d64 data2_2_32);
int vis_fcmpeq32(vis_d64 data1_2_32, vis_d64 data2_2_32);
int vis_fcmple32(vis_d64 data1_2_32, vis_d64 data2_2_32);
int vis_fcmpne32(vis_d64 data1_2_32, vis_d64 data2_2_32);
```

```
int vis_fcmplt16(vis_d64 data1_4_16, vis_d64 data2_4_16);
int vis_fcmplt32(vis_d64 data1_2_32, vis_d64 data2_2_32);
int vis_fcmpge16(vis_d64 data1_4_16, vis_d64 data2_4_16);
int vis_fcmpge32(vis_d64 data1_2_32, vis_d64 data2_2_32);
```

### Description

**vis\_fcmp[gt, le, eq, neq, lt, ge]()** compare four 16-bit partitioned or two 32-bit partitioned fixed-point values within  $data1\_4\_16$ ,  $data1\_2\_32$  and  $data2\_4\_16$ ,  $data2\_2\_32$ . The 4-bit or 2-bit comparison results are returned in the corresponding least-significant bits of a 32-bit value, that is typically used as a mask. A single bit is returned for each partitioned compare and in both cases, bit 0 is the least-significant bit of the compare result.

For **vis\_fcmpgt()**, each bit within the 4-bit or 2-bit compare result is set if the corresponding value of [data1\_4\_16, data1\_2\_32] is greater than the corresponding value of [data2\_4\_16, data2\_2\_32].

For **vis\_fcmple()**, each bit within the 4-bit or 2-bit compare result is set if the corresponding value of [data1\_4\_16, data1\_2\_32] is less than or equal to the corresponding value of [data2\_4\_16, data2\_2\_32.

For **vis\_fcmpeq()**, each bit within the 4-bit or 2-bit compare result is set if the corresponding value of [data1\_4\_16, data1\_2\_32] is equal to the corresponding value of [data2\_4\_16, data2\_2\_32].

For **vis\_fcmpne()**, each bit within the 4-bit or 2-bit compare result is set if the corresponding value of [data1\_4\_16, data1\_2\_32] is not equal to the corresponding value of [data2\_4\_16, data2\_2\_32].

For **vis\_fcmplt()**, each bit within the 4-bit or 2-bit compare result is set if the corresponding value of [data1\_4\_16, data1\_2\_32] less than the corresponding value of [data2\_4\_16, data2\_2\_32].

For **vis\_fcmpge()** each bit within the 4-bit or 2-bit compare result is set if the corresponding value of [data1\_4\_16, data1\_2\_32] is greater or equal to the corresponding value of [data2\_4\_16, data2\_2\_32].

Figure 4-4 shows the four 16-bit pixel comparison operations. Figure 4-5 shows the two 32-bit pixel comparison operations.



Figure 4-4 Four 16-bit Pixel Comparison Operations



Figure 4-5 Two 32-bit Pixel Comparison Operation

```
int mask;
vis_d64 data1_4_16, data2_4_16, data1_2_32, data2_2_32;

mask = vis_fcmpgt16(data1_4_16, data2_4_16);
/* data1_4_16 > data2_4_16 */

mask = vis_fcmple16(data1_4_16, data2_4_16);
/* data1_4_16 <= data2_4_16 */

mask = vis_fcmpge16(data1_4_16, data2_4_16);</pre>
```

```
/* data1_4_16 >= data2_4_16 */
mask = vis_fcmpeq16(data1_4_16, data2_4_16);
/* data1_4_16 == data2_4_16 */
mask = vis_fcmpne16(data1_4_16, data2_4_16);
/* data1_4_16 != data2_4_16 */
mask = vis_fcmplt16(data1_4_16, data2_4_16);
/* data1_4_16 < data2_4_16 */
mask = vis_fcmpgt16(data1_4_16, data2_4_16);
/* data1_4_16 > data2_4_16 */

/* mask may be used as an argument to a partial store instruction vis_pst_8, vis_pst_16 or vis_pst_32*/
vis_pst_16(data1_4_16, &data2_4_16, mask);
/* Stores the greater 16-bit elements of data1_4_16 or data2_4_16 overwriting data2_4_16 */
```

### 4.6 Arithmetic Instructions

The VIS arithmetic instructions perform partitioned addition, subtraction, or multiplication.

## 4.6.1 vis\_fpadd[16, 16s, 32, 32s](), vis\_fpsub[16, 16s, 32, 32s]()

#### **Function**

Perform addition and subtraction on two 16-bit, four 16-bit, or two 32-bit partitioned data.

### Syntax:

```
vis_d64 vis_fpadd16(vis_d64 data1_4_16, vis_d64 data2_4_16);
vis_d64 vis_fpsub16(vis_d64 data1_4_16, vis_d64 data2_4_16);
vis_d64 vis_fpadd32(vis_d64 data1_2_32, vis_d64 data2_2_32);
vis_d64 vis_fpsub32(vis_d64 data1_2_32, vis_d64 data2_2_32);
vis_f32 vis_fpadd16s(vis_f32 data1_2_16, vis_f32 data2_2_16);
vis_f32 vis_fpsub16s(vis_f32 data1_2_16, vis_f32 data2_2_16);
vis_f32 vis_fpadd32s(vis_f32 data1_1_32, vis_f32 data2_1_32);
vis_f32 vis_fpsub32s(vis_f32 data1_1_32, vis_f32 data2_1_32);
```

### Description

vis\_fpadd16() and vis\_fpsub16() perform partitioned addition and subtraction between two 64-bit partitioned variables, interpreted as four 16-bit signed components (*data1\_4\_16* and *data2\_4\_16*) and return a 64-bit partitioned variable interpreted as four 16-bit signed components, (*sum\_4\_16* or *difference\_4\_16*). **vis\_fpadd32()** and **vis\_fpsub32()** perform partitioned addition and subtraction between two 64-bit partitioned components, interpreted as two 32-bit signed variables (*data1\_2\_32* and *data2\_2\_32*) and return a 64-bit partitioned variable interpreted as two 32-bit components (*sum\_2\_32* or *difference\_2\_32*). Overflow and underflow are not detected and result in wraparound.

Figure 4-6 shows the **vis\_fpadd16()** and **vis\_fpsub16()** operations. Figure 4-7 shows the **vis\_fpadd32()** and **vis\_fpsub32()** operation.

The 32-bit versions interpret their arguments as two 16-bit signed values or one 32-bit signed value. The single precision version of these instructions:

#### vis\_fpadd16s(), vis\_fpsub16s(), vis\_fpadd32s(), vis\_fpsub32s()

perform two 16-bit or one 32-bit partitioned adds or subtracts. Figure 4-8 shows the **vis\_fpadd16s()** and **vis\_fpsub16s()** operation. Figure 4-9 shows the **vis\_fpadd32s()** and **vis\_fpsub32s()** operation.



Figure 4-6 vis\_fpadd16() and vis\_fpsub16() operation



Figure 4-7 vis\_fpadd32() and vis\_fpsub32() operation



Figure 4-8 vis\_fpadd16s() and vis\_fpsub16s() operation



Figure 4-9 vis\_fpadd32s() and vis\_fpsub32s()

#### Example

```
vis_d64 data1_4_16, data2_4_16, data1_2_32, data2_2_32;
vis_d64 sum_4_16, difference_4_16, sum_2_32, difference_2_32;
vis_f32 data1_2_16, data2_2_16, sum_2_16, difference_2_16;
vis_f32 data1_1_32, data2_1_32, sum_1_32, difference_1_32;
sum_4_16 = vis_fpadd16(data1_4_16, data2_4_16);
difference_4_16 = vis_fpsub16(data1_4_16, data2_4_16);
sum_2_32 = vis_fpadd32(data1_2_32, data2_2_32);
difference_2_32 = vis_fpsub32(data1_2_32, data2_2_32);
sum_2_16 = vis_fpadd16s(data1_2_16, data2_2_16);
difference_2_16 = vis_fpsub16s(data1_2_16, data2_2_16);
sum_1_32 = vis_fpadd32s(data1_1_32, data2_1_32);
difference_1_32 = vis_fpsub32s(data1_1_32, data2_1_32);
```

### 4.6.2 vis\_fmul8x16()

#### **Function**

Multiply the elements of an 8-bit partitioned *vis\_f32* variable by the corresponding element of a 16-bit partitioned *vis\_d64* variable to produce a 16-bit partitioned *vis\_d64* result.

### Syntax

```
vis_d64 vis_fmul8x16(vis_f32 pixels, vis_d64 scale);
```

### Description

**vis\_fmul8x16()** multiplies each unsigned 8-bit component within *pixels* by the corresponding signed 16-bit fixed-point component within *scale* and

returns the upper 16-bits of the 24-bit product (after rounding) as a signed 16-bit component in the 64-bit returned value. In other words:

```
16-bit result = (8-bit pixel element*16-bit scale element + 128)
/256
```

Figure 4-10 shows this operation.

This instruction treats the *pixels* values as fixed-point with the binary point to the left of the most-significant bit. For example, this operation is used with filter coefficients as the fixed-point *scale* value and image data as the *pixels* value.



Figure 4-10 vis\_fmul8x16() Operation

### Example

```
vis_f32 pixels;
vis_d64 result, scale;
result = vis_fmul8x16(pixels, scale);
```

### 4.6.3 vis\_fmul8x16au(), vis\_fmul8x16al()

#### **Function**

Multiply the elements of an 8-bit partitioned vis\_f32 variable by one element of a 16-bit partitioned vis\_f32 variable to produce a 16-bit partitioned vis\_d64 result.

### Syntax

```
vis_d64 vis_fmul8x16au(vis_f32 pixels, vis_f32 scale);
```

#### Description

**vis\_fmul8x16au()** multiplies each unsigned 8-bit value within *pixels* by a single 16-bit fixed-point component. The 16-bit fixed point component is the most-significant 16 bits of the 32-bit *scale*. The four pixel values in the 32-bit variable *pixels* are each multiplied in the same way as **vis\_fmul8x16()** described in section Section 4.6.2, "vis\_fmul8x16()," on page 41, except that the same 16-bit scale value is used for all four multiplications.

Figure 4-11 shows the operation. **vis\_fmul8x16al()** is the same as **vis\_fmul8x16au()**, except that the least-significant 16 bits of the 32-bit *scale* are used as a multiplier. Figure 4-12 shows the **vis\_fmul8x16al()** operation. Since **vis\_fmul8x16au()** uses the upper 16 bits of *scale* and **vis\_fmul8x16al()** uses the lower 16 bits of *scale*, two distinct scale values can be stored in *scale*.



Figure 4-11 vis\_fmul8x16au() operation



Figure 4-12 vis\_fmul8x16al() operation

#### Example

```
vis_f32 pixels, scale;
vis_d64 resultu, resultl;

/* Most-significant 16 bits of scale multiply*/
resultu =vis_fmul8x16au(pixels, scale);

/* Least-significant 16 bits of scale multiply*/
resultl = vis_fmul8x6al(pixels, scale);
```

### 4.6.4 vis\_fmul8sux16(), vis\_fmul8ulx16()

#### **Function**

Multiply the corresponding elements of two 16-bit partitioned *vis\_d64* variables to produce a 16-bit partitioned *vis\_d64* result.

### Syntax

```
vis_d64 vis_fmul8sux16(vis_d64 data1_16, vis_d64 data2-16);
vis_d64 vis_fmul8ulx16(vis_d64 data1_16, vis_d64 data2_16);
```

### Description

Both **vis\_fmul8sux16**() and **vis\_fmul8ulx16**() perform "half" a multiplication. **fmul8sux16**() multiplies the signed upper eight bits of each 16-bit signed component of *data1\_4\_16* by the corresponding 16-bit fixed point signed component in *data2\_4\_16*. The upper 16 bits of the 24-bit

product are returned in a 16-bit partitioned *resultu*. The 24-bit product is rounded to 16 bits. Figure 4-13 shows the operation.

**vis\_fmul8ulx16**() multiplies the unsigned lower eight bits of each 16-bit element of *data1\_4\_16* by the corresponding 16-bit element in *data2\_4\_16*. Each 24-bit product is sign-extended to 32 bits. The upper 16 bits of the sign extended value are returned in a 16-bit partitioned *resultl*. Figure 4-14 shows the operation.

Because the result of **fmul8ulx16()** is conceptually shifted right eight bits relative to the result of **fmul8sux16()** they have the proper relative significance to be added together to yield 16-bit products *data1\_4\_16* and *data2\_4\_16*.

Each of the "partitioned multiplications" in this composite operation, multiplies two 16-bit fixed point numbers to yield a 16-bit result. In other words, the lower 16-bits of the full precision 32-bit result are dropped after rounding. The location of the binary point in the fixed point arguments is under the user's control. It can be anywhere from the right of bit 0 or to the left of bit 14.

For example, each of the input arguments can have eight fractional bits: the binary point is between bit 7 and bit 8. If a full precision 32-bit result were provided, it would have 16 fractional bits: the binary point would be between bits 15 and 16. Since, however, only 16 bits of the result are provided, the lower 16 fractional bits are dropped after rounding. The binary point of the 16-bit result in this case is to the right of bit 0.

Another example, shown below, has 12 fractional bits in each of its two component arguments: the binary point is between bits 11 and 12. A full precision 32-bit result would have 24 fractional bits: the binary point between bits 23 and 24. Since, however, only a 16-bit result is provided, the lower 16 fractional bits are dropped after rounding, thus providing a result with eight fractional bits: the binary point between bits 7 and 8.

```
0101.001010010101 (= 5.161376953125)

x 0001.011001001001 (= 1.392822265625)
------
00000111.00110000 (= 7.188880741596)
```



Figure 4-13 vis\_fmul8sux16() operation



Figure 4-14 vis\_fmul8ulx16() operation

### 4.6.5 vis\_fmuld8sux16(), vis\_fmuld8ulx16()

#### **Function**

Multiply a 16-bit partitioned *vis\_f32* variable by a 16-bit partitioned *vis\_f32* variable to produce a 32-bit partitioned *vis\_d64* result.

### Syntax

```
vis_d64 vis_fmuld8sux16(vis_f32 data16s1, vis_f32 data16s2);
vis_d64 vis_fmuld8ulx16(vis_f32 data16s1, vis_f32 data16s2);
```

### Description

**vis\_fmuld8sux16()** multiplies the upper eight bits of one 16-bit signed component of *data16s1* by the corresponding signed 16-bit element of *data16s2*. Figure 4-15 shows the 32-bit result returned by shifting the 24-bit product left by eight bits.



Figure 4-15 vis\_fmuld8sux16() operation

**vis\_fmuld8ulx16()** multiplies the unsigned lower eight bits of each 16-bit component in *data16s1* by the corresponding signed element in *data16s2*. Figure 4-16 shows that each 24-bit product is returned as a sign-extended 32-bit result.



Figure 4-16 vis\_fmuld8ulx16() operation

vis\_fmul8sux16() and vis\_fmul8ulx16() together perform a true 16×16 -> 32-bit multiplication, taking two vis\_f32 arguments, each containing two 16-bit signed values. As with vis\_fmul8sux16() and vis\_fmul8ulx16(), each instruction computes "half" of the product, which when added together gives a 32-bit product.

### Example

```
vis_f32 data16s1, data16s2;
vis_d64 result resultu, result1;

resultu = vis_fmuld8sux16(data16s1, data16s2);
result1 = vis_fmuld8ulx16(data16s1, data16s2);
result = vis_fpadd32(resultu, result1);
```

# 4.7 Pixel Formatting Instructions

Pixel formatting instructions include packing instructions which convert 16-bit or 32-bit data to a lower precision fixed or pixel format. Input values are clipped to the dynamic range of the output format. Packing applies a scale factor determined from a scale factor field in the Graphics Status Register (GSR) to allow flexible positioning of the binary point.

Pixel formatting instructions also include expand instructions that convert 8-bit elements to 16-bit elements and merge instructions that merge two independent pixel data elements into a 64-bit result.

# 4.7.1 vis\_fpack16()

#### Function

Truncates four 16-bit signed components to four 8-bit unsigned components.

#### Syntax

vis\_f32 fpack16(vis\_d64 data\_4\_16);

#### Description

**vis\_fpack16()** takes four 16-bit fixed components within *data\_4\_16*, scales, truncates and clips them into four 8-bit unsigned components and returns a vis\_f32 result. This is accomplished by left shifting the 16-bit component as determined from the scale factor field of GSR and truncating to an 8-bit unsigned integer by rounding and then discarding the least-significant digits. If the resulting value is negative (meaning the MSB is set), zero is returned. If the value is greater than 255, then 255 is returned. Otherwise, the scaled value is returned. For an illustration of this operation see 4.7.2, "vis\_fpack32()," on page 51.



Figure 4-17 vis\_fpack16() operation

```
vis_d64 data_4_16;
vis_f32 result;
result = vis_fpack16(data_4_16);
```

### 4.7.2 vis\_fpack32()

#### Function

Truncate two 32-bit fixed values into two unsigned 8-bit integers.

#### Syntax

```
vis_d64 vis_fpack32(vis_d64 data_8_8, vis_d64 data_2_32);
```

### Description

**vis\_fpack32()** copies its first argument (*data\_8\_8* shifted left by eight bits) into the destination or *vis\_d64* return value. It then extracts two 8-bit quantities (one each from the two 32-bit fixed values within *data\_2\_32*) and overwrites the least-significant byte position of the destination. Two pixels consisting of four 8-bit bytes each may be assembled by repeated operation of

vis\_fpack32 on four data\_2\_32 pairs.

The reduction of *data\_2\_32* from 32 to eight bits is controlled by the scale factor of the GSR. The initial 32-bit value is shifted left by the GSR.scale\_factor, and the result is considered as a fixed-point number with its binary point between bits 22 and 23. If this number is negative, the output is clamped to 0; if greater than 255, it is clamped to 255. Otherwise, the eight bits to the left of the binary point are taken as the output.

Another way to conceptualize this process is to think of the binary point as lying to the left of bit (22 - scale factor), in other words, (23 - scale factor) bits of fractional precision. The 4-bit scale factor can take any value between 0 and 15, inclusive. This means that 32-bit partitioned variables which are to be packed using **vis\_fpack32()** can have between eight and 23 fractional bits.

### Example

The following code example takes four variables red, green, blue, and alpha, each containing data for two pixels in a 32-bit partitioned format (r0r1, g0g1, b0b1, a0a1), and produces a *vis\_d64* pixels value containing eight 8-bit quantities (r0g0b0a0r1g1b1a1).

```
vis_d64 red, green, blue, alpha, pixels;
/*red, green, blue, and alpha contain data for 2 pixels*/
pixels = vis_fpack32(red, pixels);
pixels = vis_fpack32(green, pixels);
pixels = vis_fpack32(blue, pixels);
pixels = vis_fpack32(alpha, pixels);
/* The result is two sets of red, green, blue and alpha values packed in pixels */
```



Figure 4-18 vis\_fpack32() operation

# 4.7.3 vis\_fpackfix()

#### **Function**

Converts two 32-bit partitioned data to two 16-bit partitioned data.

### Syntax

vis\_f32 fpackfix(vis\_d64 data\_2\_32,);

#### Description

**vis\_fpackfix()** takes two 32-bit fixed components within *data\_2\_32*, scales, and truncates them into two 16-bit signed components. This is

accomplished by shifting each 32-bit component of *data\_2\_32* according to GSR.scale-factor and then truncating to a 16-bit scaled value starting between bit 16 and bit 15 of each 32-bit word. Truncation converts the scaled value to a signed integer (meaning it rounds toward negative infinity). If the value is less than -32768, then -32768 is returned. If the value is greater than 32767, then 32767 is returned. Otherwise the scaled *data\_2\_16* value is returned. Figure 4-19 shows the **vis\_fpackfix()** operation.



Figure 4-19 vis\_fpackfix() operation

### 4.7.4 vis\_fexpand()

#### Description

Converts four unsigned 8-bit elements to four 16-bit fixed elements.

#### Syntax

```
vis_d64 vis_fexpand(vis_f32 data_4_8);
```

### Description

**vis\_fexpand()** converts packed format data. For example it can convert raw pixel data to a partitioned format. **vis\_fexpand()** takes four 8-bit unsigned elements within *data\_4\_8*, converts each integer to a 16-bit fixed value by inserting four zeroes to the right and to the left of each byte, and returns four 16-bit elements within a 64-bit result. Since the various **vis\_fmul8x16()** instructions can also perform this function, **vis\_fexpand()** is mainly used when the first operation to be used on the expanded data is an addition or a comparison. Figure 4-20 shows the **vis\_fexpand()** operation.



Figure 4-20 vis\_fexpand() operation

```
vis_d64 result_4_16;
vis_f32 data_4_8, factor;
```

```
result_4_16 = vis_fexpand(data_4_8);

/*Using vis_fmul8x16al to perform the same function*/
factor = vis_to_float_(0x0100);
result_4_16 = vis_fmul8x16al(data_4_8, factor);
```

### *4.7.5 vis\_fpmerge()*

#### **Function**

Merges two 8-bit partitioned *vis\_u32* arguments by selecting bytes alternatively from each.

#### Syntax

```
vis_d64 vis_fpmerge(vis_f32 pixels1, vis_f32 pixels2)
```

### Description

**vis\_fpmerge()** interleaves four corresponding 8-bit unsigned values within *pixels1* and *pixels2* to produce a 64-bit merged result. Figure 4-21 shows the operation.



Figure 4-21 vis\_fpmerge() operation

```
vis_u32 pixels1 = 0x00112233;
Vis_u32 pixels2 = 0xaabbccdd;
vis_f32 d, e;
vis_d64 mergeresult;
d = vis_to_float(pixels1);
```

```
e = vis_to_float(pixels2);
mergeresult = vis_fpmerge(d, e);
/* mergeresult= 0x00aa11bb22cc33dd */
```

### 4.7.6 vis\_alignaddr(), vis\_faligndata()

#### **Function**

Calculate 8-byte aligned address and extract an arbitrary eight bytes from two 8-byte aligned addresses.

#### Syntax

```
void *vis_alignaddr(void *addr, int offset);
vis_d64 vis_faligndata(vis_d64 data_hi, vis_d64 data_lo);
```

### Description

**vis\_alignaddr()** and **vis\_faligndata()** are usually used together. **vis\_alignaddr()** takes an arbitrarily-aligned pointer *addr* and a signed integer *offset*, adds them, places the rightmost three bits of the result in the address offset field of the GSR, and returns the result with the rightmost three bits set to 0. This return value can then be used as an 8-byte aligned address for loading or storing a *vis\_d64* variable. Figure 4-22 shows an example.

aligned boundary address of destination data = falignaddr(da, offset)



vis\_alignaddr(x10005, 0) returns x10000 with five placed in the GSR offset field. vis\_alignaddr(x10005, -2) returns x10000 with three placed in the GSR offset field.

Figure 4-22 vis\_alignaddr() example.

**vis\_faligndata()** takes two vis\_d64 arguments *data\_hi* and *data\_lo*. It concatenates these two 64-bit values as *data\_hi*, which is the upper half of the concatenated value, and *data\_lo*, which is the lower half of the concatenated value. Bytes in this value are numbered from most-significant to the least-significant with the most-significant byte being 0. Figure 4-23 shows that the return value is a vis\_d64 variable representing eight bytes

extracted from the concatenated value with the most-significant byte specified by the GSR offset field, where it is assumed that the GSR address offset field has the value five.



vis\_faligndata(data\_hi, data\_lo) returns the shaded data segment.

Figure 4-23 vis\_faligndata() example.

Care must be taken not to read past the end of a legal segment of memory. A legal segment can begin and end only on page boundaries; and so, if any byte of a *vis\_d64* lies within a valid page, the entire *vis\_d64* must lie within the page. However, when *addr* is already 8-byte aligned, the GSR address offset bits are set to 0 and no byte of *data\_lo* is used. Therefore, although it is legal to read eight bytes starting at *addr*, it may not be legal to read 16 bytes, and this code will fail. You can avoid this problem in one of the following ways:

- addr can be compared with some known address of the last legal byte;
- The final iteration of a loop, which may require reading past the end of the legal data, can be special-cased;
- Slightly more memory than required can be allocated to ensure that valid bytes are available after the end of the data.

### Example

The following example shows how these instructions can be used together to read a group of eight bytes from an arbitrarily-aligned address 'addr', as follows:

```
void *addr;
vis_d64 *addr_aligned;
vis_d64 data_hi, data_lo, data;

addr_aligned = (vis_d64*) vis_alignaddr(addr, 0);
data_hi = addr_aligned[0];
data_lo = addr_aligned[1];
data = vis_faligndata(data_hi, data_lo);
```

When data are being accessed in a stream, it is not necessary to perform all the steps shown above for each vis\_d64. Instead, the address may be aligned once and only one new vis\_d64 read per iteration:

```
addr_aligned = (vis_d64*) vis_alignaddr(addr, 0);
data_hi = addr_aligned[0];
for (i = 0; i < times; ++i) {
    data_lo = addr_aligned[i + 1];
    data = vis_faligndata(data_hi, data_lo);
    /* Use data here. */

    /* Move data "window" to the right. */
    data_hi = data_lo;
}</pre>
```

The same considerations concerning "read ahead" apply here. In general, it is best not to use **vis\_alignaddr()** to generate an address within an inner loop, for example:

```
{
  addr_aligned = vis_alignaddr(addr, offset);
  data_hi = addr_aligned[0];
  offset += 8;
  /* ... */
}
```

The data cannot be read until the new address has been computed. Instead, compute the aligned address once, and either increment it directly or use array notation. This will ensure that the address arithmetic is performed in the integer units in parallel with the execution of the VIS instructions.

# 4.7.7 vis\_edge[8, 16, 32]()

#### Function

Compute a mask used for partial storage at an arbitrarily aligned start or stop address. Instructions are typically used to handle boundary conditions for parallel pixel scan line loops.

### Syntax

```
/* Pure edge handling instructions */
int vis_edge8(void *adress1, void *adress2);
int vis_edge16(void *adress1, void *adress2);
int vis_edge32(void *adress1, void *adress2);
/* Little endian version of pure edge handling instructions*/
int vis_edge81(void *adress1, void *adress2);
```

```
int vis_edge161(void *adress1, void *adress2);
int vis_edge321(void *adress1, void *adress2);
```

### Description

vis\_edge8(), vis\_edge16() and vis\_edge32() compute a mask to identify which (8-bit, 16-bit, or 32-bit) components of a vis\_d64 variable are valid for writing to an 8-byte aligned address. vis\_edge[8, 16, 32]() are typically used with a partial store instruction. Partial stores always start to write at an 8-byte aligned address. An application, however, may be designed to start writing at an arbitrary address that is not 8-byte aligned. This requires a mask. For example, if you want to start writing data at address  $0 \times 10003$  (the partial store), then using a partial store instruction as described in the next section starts writing at address  $0 \times 10000$  and the mask [00011111] disables the writes to  $0 \times 10000$ ,  $0 \times 10000$ , and  $0 \times 10000$ , and enable writes to  $0 \times 10003$ ,  $0 \times 10003$ 

**vis\_edge[8,16,32]()** accepts two addresses (*address1* and *address2*), where *address1* is the address of the next pixel to write, and *address2* is the address of the last pixel in the scanline. These instructions compute two masks: a left edge mask and a right edge mask. The left edge mask is computed from the three least-significant bits (LSBs) of *address1*. The right edge mask is computed from the three LSBs of *address2*, according to Table 4-1 or, for little-endian byte ordering, Table 4-2.

Table 4-1 Edge Mask Specification

| Edge Size | A2A0 | Left Edge | Right Edge |  |  |
|-----------|------|-----------|------------|--|--|
| 8         | 000  | 1111 1111 | 1000 0000  |  |  |
| 8         | 001  | 0111 1111 | 1100 0000  |  |  |
| 8         | 010  | 0011 1111 | 1110 0000  |  |  |
| 8         | 011  | 0001 1111 | 1111 0000  |  |  |
| 8         | 100  | 0000 1111 | 1111 1000  |  |  |
| 8         | 101  | 0000 0111 | 1111 1100  |  |  |
| 8         | 110  | 0000 0011 | 1111 1110  |  |  |
| 8         | 111  | 0000 0001 | 1111 1111  |  |  |
| 16        | 00x  | 1111 1000 |            |  |  |
| 16        | 01x  | 0111      | 1100       |  |  |
| 16        | 10x  | 0011      | 1110       |  |  |
| 16        | 11x  | 0001      | 1111       |  |  |
| 32        | 0xx  | 11        | 10         |  |  |
| 32        | 1xx  | 01        | 11         |  |  |

Table 4-2 Edge Mask Specification (Little-endian)

| Edge Size | A2A0 | Left Edge | Right Edge |  |  |
|-----------|------|-----------|------------|--|--|
| 8         | 000  | 1111 1111 | 0000 0001  |  |  |
| 8         | 001  | 1111 1110 | 0000 0011  |  |  |
| 8         | 010  | 1111 1100 | 0000 0111  |  |  |
| 8         | 011  | 1111 1000 | 0000 1111  |  |  |
| 8         | 100  | 1111 0000 | 0001 1111  |  |  |
| 8         | 101  | 1110 0000 | 0011 1111  |  |  |
| 8         | 110  | 1100 0000 | 0111 1111  |  |  |
| 8         | 111  | 1000 0000 | 1111 1111  |  |  |
| 16        | 00x  | 1111      | 0001       |  |  |
| 16        | 01x  | 1110      | 0011       |  |  |
| 16        | 10x  | 1100      | 0111       |  |  |
| 16        | 11x  | 1000      | 1111       |  |  |
| 32        | 0xx  | 11        | 01         |  |  |
| 32        | 1xx  | 10        | 11         |  |  |

They then zero out the three least-significant bits of *address1* and *address2* to get 8-byte aligned addresses, meaning address1 & (~7), address2 & (~7). If the aligned addresses differ, then the left edge mask is returned; if they are the same, then the result of the bitwise ANDing of the left and right edge masks is returned. Note that if the aligned addresses differ and *address1* is greater than *address2*, then the edge instructions still return the left edge mask, which in almost all cases is not desirable. When the aligned addresses differ, it is best to keep *address1* less than or equal to *address2*.

The little-endian versions **vis\_edge[8l, 16l, 32l]()** compute a mask that is bit reversed from the big endian version.

The following examples show the handling of data boundaries by the two functions, **vis\_inverse8a()** and **vis\_inverse\_8b()**, that lead to identical results, but differ in the way that they handle the starting point.

vis\_inverse\_8b() never accesses data beyond the 8-byte aligned start address. Such access occurs with vis\_inverse8a() when the offset in the destination address alignment is larger than the offset in the source address alignment. vis\_inverse8b() uses one additional vis\_alignaddr/vis\_faligndata pair to deal with the offset of address alignment in the destination. This is a "safer" approach than vis\_inverse8a. Figure 4-24 shows start point handling by the function vis\_inverse8a and Figure 4-25 shows start point handling by the function vis\_inverse\_8b.



Figure 4-24 Start Point Handling in vis\_inverse8a()



Figure 4-25 Start Point Handling in vis\_invers8b()

### **Examples**

```
/*
  * vis_inverse8a(), vis_inverse8b() - invert an array of 8-bit data
  * SYNOPSIS
  * void vis_inverse8a (vis_u8 *src, vis_u8 *dst, int num);
  * void vis_inverse8b (vis_u8 *src, vis_u8 *dst, int num);
  * ARGUMENT
  * src pointer to first byte of source data
  * dst pointer to first byte of destination data
  * num length of arrays
  * DESCRIPTION
  * dst[i] = 255 - src[i], 0 <= i < num
  * /
  #include <stdlib.h>
  #include "vis types.h"
  #include "vis_proto.h"
Code Example 4-1 Data Boundary Handling By vis_inverse8a()
  void vis_inverse8a (vis_u8 *src, vis_u8 *dst, int length)
  {
     vis_u8 *sa = src; /* start point in source */
                          /* 8-byte aligned start point in source */
     vis_d64 *sp;
     vis_u8 *da = dst; /* start point in destination */
     vis_u8 *dend, *dend2;/* end point in destination */
     vis_d64 *dp; /* 8-byte aligned start point in destination */
                 /* offset of address alignment in destination */
     int off;
                             /* edge mask */
     int emask;
                             /* source data */
     vis_d64 s, s1, s0;
     vis_d64 d;
                             /* destination data */
     /* prepare destination address */
     dp = (vis_d64 *) ((vis_addr) da & (~7));
     off = (vis_addr) dp - (vis_addr) da;
     dend = da + length - 1; /* pointer to the last byte of data. */
     dend2 = dend - 8;
                             /* pointer to the last byte which
                                                                 * /
                              /* doesn't need edge handling. */
     /* generate edge mask for start point */
     emask = vis edge8(da, dend);
     /* prepare source address and set GSR alignaddr offset */
     sp = (vis_d64 *) vis_alignaddr(sa, off);
```

```
/* load 8 bytes of source data */
s0 = *sp;
sp ++;
s1 = *sp;
s = vis_faligndata(s0, s1);
/* 8-pixel inversion */
d = vis_fnot(s);
/* store 8 bytes of result */
vis_pst_8(d, dp, emask);
s0 = s1;
sp ++;
dp ++;
/* set edge mask to 111111111, so all 8 bytes of data */
/* will be saved in vis_pst_8() doing while-loop.
emask = 0xff;
/* 8-byte loop */
while ((vis_addr) dp <= (vis_addr) dend2) {</pre>
  /* load 8 bytes of source data */
  s1 = *sp;
  s = vis_faligndata(s0, s1);
  /* 8-pixel inversion */
  d = vis_fnot(s);
  /* store 8 bytes of result */
  vis_pst_8(d, dp, emask);
  s0 = s1;
  sp ++;
  dp ++;
/* generate edge mask for end point */
emask = vis_edge8(dp, dend);
/* load 8 bytes of source data */
s1 = *sp;
s = vis_faligndata(s0, s1);
/* 8-pixel inversion */
d = vis_fnot(s);
```

```
/* store 8 bytes of result */
    vis_pst_8(d, dp, emask);
Code Example 4-2 Data Boundary Handling by vis_inverse8b()
  void vis_inverse8b (vis_u8 *src, vis_u8 *dst, int length)
     vis_u8 *sa = src; /* start point in source */
     vis_d64 *sp; /* 8-byte aligned start point in source */
     vis_u8 *da = dst; /* start point in destination */
     vis_u8 *dend, *dend2; /* end point in destination */
     vis_d64 *dp; /* 8-byte aligned start point in destination */
                   /* offset of address alignment in destination */
     int off;
     int emask;
                  /* edge mask */
     vis_d64 s, s1, s0; /* source data */
     vis d64 d;
                  /* destination data */
     /* prepare destination address */
     dp = (vis_d64 *) ((vis_addr) da & (~7));
     off = 8 - ((vis_addr) da & 7);
     dend = da + length - 1; /* pointer to the last byte of data. */
                         /* pointer to the last byte which
     dend2 = dend - 8;
                           /* doesn't need edge handling. */
     /* generate edge mask for start point */
     emask = vis_edge8(da, dend);
     /* prepare source address and set GSR alignaddr offset */
     sp = (vis_d64 *) vis_alignaddr(sa, 0);
     /* load 8 bytes of source data */
     s0 = *sp;
     sp ++;
     s1 = *sp;
     s = vis_faligndata(s0, s1);
     /* 8-pixel inversion */
     d = vis_fnot(s);
     /* store 8 bytes of result */
     vis_alignaddr((void *) off, 0);
     vis_pst_8(vis_faligndata(d, d), dp, emask);
     s0 = s1;
     sa += off;
     dp ++;
```

```
/* prepare source address and set GSR alignaddr offset */
sp = (vis_d64 *) vis_alignaddr(sa, 0);
/* set edge mask to 111111111, so all 8 bytes of data */
/* will be saved in vis_pst_8() doing while-loop.
emask = 0xff;
/* 8-byte loop */
while ((vis_addr) dp <= (vis_addr) dend2) {</pre>
    /* load 8 bytes of source data */
    s1 = *sp;
    s = vis_faligndata(s0, s1);
    /* 8-pixel inversion */
   d = vis_fnot(s);
    /* store 8 bytes of result */
   vis_pst_8(d, dp, emask);
    s0 = s1;
    sp ++;
    dp ++;
}
/* generate edge mask for end point */
emask = vis_edge8(dp, dend);
/* load 8 bytes of source data */
s1 = *sp;
s = vis_faligndata(s0, s1);
/* 8-pixel inversion */
d = vis_fnot(s);
/* store 8 bytes of result */
vis_pst_8(d, dp, emask);
```

}

## 4.8 Load and Store

### 4.8.1 Partial Store Instructions

### **Function**

Write mask enabled 8-bit, 16-bit, and 32-bit components from a *vis\_d64* value to memory.

### **Syntax**

```
void vis_pst_8(vis_d64 data, void *address, int mask);
void vis_pst_16(vis_d64 data, void *address, int mask);
void vis_pst_32(vis_d64 data, void *address, int mask);
```

### Description

vis\_pst\_[8, 16, 32]() use *mask*, typically determined by edge or compare instructions to control which 8-bit, 16-bit, or 32-bit components of *data* are to be written to memory. Typical uses include writing only selected channels of a multi-channel image, avoiding writing past image boundaries, and selecting between images on a pixel-by-pixel basis based on the result of a comparison instruction.

### Example

```
Code Example 4-3 Creation of Mask That Allows for an Unaligned Store
```

```
vis_d64 *addr, *addr_last, *addr_aligned;
vis_d64 data;
int emask;

emask = vis_edge8(addr, addr_last);
addr_aligned = vis_alignaddr(addr, 0);
vis_pst_8(data, addr_aligned, emask);
```

### Code Example 4-4 Loop that Writes Zeroes to a Span of Bytes

```
vis_d64 *addr, *addr_last, *addr_aligned;
vis_d64 zero;
int emask;

zero = vis_fzero();
addr_aligned = vis_alignaddr(addr, 0);
emask = vis_edge8(addr, addr_last);
while ((vis_addr) addr_aligned <= (vis_addr) addr_last) {
   vis_pst_8(zero, addr_aligned, emask);
   addr_aligned ++;
   emask = vis_edge8(addr_aligned, addr_last);
}</pre>
```

# Code Example 4-5 Same Function as the Loop in Code Example 4-4 Except Using an Explicit Loop Counter.

```
vis_d64 *addr, *addr_last, *addr_aligned;
vis_d64 zero;
int    emask, times;

zero = vis_fzero();
addr_aligned = vis_alignaddr(addr, 0);
emask = vis_edge8(addr, addr_last);
times = ((vis_addr) addr_last >> 3) - ((vis_addr) addr >> 3) + 1;
for (i = 0; i < times; i ++) {
    vis_pst_8(zero, addr_aligned, emask);
    addr_aligned ++;
    emask = vis_edge8(addr_aligned, addr_last);
}</pre>
```

**Note:** If there are memory mapped devices in your system and you are using the partial store instruction vis\_pst\_[8,16,32]() (described in section Section 4.8.1, "Partial Store Instructions," on page 66) to store data in memory locations into which the device is mapped, then this operation will only work if the device is "cached". The partial store is a read-modify-write operation and will not work for "non-cached" memory mapped devices. For example, it will not work across the S-Bus.

## 4.8.2 Byte/Short Load and Store Instructions

#### Function

Perform 8-bit and 16-bit loads and stores to and from floating-point registers.

### **Syntax**

```
/*Short Stores*/
void vis_st_u8(vis_d64 data, void *address);
void vis_st_u8_i(vis_d64 data, void *address, long index);
void vis_st_u16(vis_d64 data, void *address);
void vis_st_u16_i(vis_d64 data, void *address, long index);
void vis_st_u8_le (vis_d64 data, void *address);
void vis_st_u16_le(vis_d64 data, void *address);
void vis_st_u16_le(vis_d64 data, void *address);

/* Short loads */
vis_d64 vis_ld_u8(void *address);
vis_d64 vis_ld_u8_i(void *address, long index);
vis_d64 vis_ld_u16(void *address);
vis_d64 vis_ld_u16_i(void *address, long index);
```

```
vis_d64 vis_ld_u8_le(void *address);
vis_d64 vis_ld_u16_le(void *address);
```

### Description

vis\_ld\_u[8, 8\_i, 16, 16\_i] and vis\_st\_u[8, 8\_i, 16, 16\_i] perform 8-bit and 16-bit loads or stores to and from 64-bit variables. Bytes and shorts may be loaded to and stored from the floating-point register file. Bytes may be loaded from and stored to arbitrary addresses, and shorts from/to even addresses. Instructions with the \_i suffix add <code>index</code> to <code>address</code> just prior to loading from or storing to memory. vis\_ld\_u[8\_le, 16\_le] and vis\_st\_u[8\_le, 16\_le] perform the same function, but use the little endian addressing convention.

A common trick uses **vis\_faligndata()** and **vis\_[ld, st]\_u8()** to read a series of noncontiguous bytes, accumulate them into a vis\_d64, and store them all at once. This trick can almost double the speed of some memory-bound loops.

### Example

```
vis_u8 *addr0, *addr1, *addr2, *addr3;
vis_u8 *addr4, *addr5, *addr6, *addr7;
vis_d64 val0, val1, val2, val3, val4, val5, val6, val7, accum;
vis_d64 *output;
vis_alignaddr((void *) 0, 7);
accum = vis fzero();
for (;;) {
/* Generate addr0, ..., addr7 somehow. */
   val0 = vis_ld_u8(addr0);
    val1 = vis_ld_u8(addr1);
   val2 = vis_ld_u8(addr2);
   val3 = vis_ld_u8(addr3);
    val4 = vis ld u8(addr4);
    val5 = vis_ld_u8(addr5);
   val6 = vis_ld_u8(addr6);
   val7 = vis_ld_u8(addr7);
   accum = vis_faligndata(val7, accum);
    accum = vis_faligndata(val6, accum);
    accum = vis_faligndata(val5, accum);
    accum = vis_faligndata(val4, accum);
    accum = vis faligndata(val3, accum);
    accum = vis_faligndata(val2, accum);
    accum = vis_faligndata(val1, accum);
    accum = vis_faligndata(val0, accum);
```

```
*output++ = accum;
}
```

## 4.8.3 Block Load and Store Instructions

### **Function**

Transfer 64 bytes of data between memory and registers.

### Syntax

The Block Load and Store instructions do not have a C interface and must be coded in assembly language. For assembly language syntax refer to "Section 13.6.4 Block Load and Store Instructions" in the *UltraSPARC User's Manual*.

### Description

The block load instruction loads 64 bytes of data, with a block transfer, from a 64-byte aligned memory area into eight double-precision floating-point registers.

The block store instruction stores data, with a block transfer, from eight double-precision floating-point registers to a 64-byte aligned memory area.

### Example

Note that the loop must be unrolled to achieve maximum performance. All FP registers are double-precision. Eight versions of this loop are needed to handle all the cases of double word misalignment between the source and destination.

```
loop:
  faligndata
               %d0, %d2, %d34
  faligndata
               %d2, %d4, %d36
  faligndata
              %d4, %d6, %d38
  faligndata
               %d6, %d8, %d40
               %d8, %d10, %d42
  faligndata
  faligndata
               %d10, %d12, %d44
               %d12, %d14, %d46
  faligndata
  addcc
                10, -1, 10
  bg,pt
                11
  fmovd
                %d14, %d48
  (end of loop handling)
l1:ldda
               [regaddr] ASI_BLK_P, %d0
  stda
                %d32, [regaddr] ASI BLK P
  faligndata %d48, %d16, %d32
  faligndata
               %d16, %d18, %d34
                %d18, %d20, %d36
  faligndata
```

```
%d20, %d22, %d38
  faligndata
  faligndata
                  %d22, %d24, %d40
                  %d24, %d26, %d42
  faligndata
                  %d26, %d28, %d44
  faligndata
                  %d28, %d30, %d46
  faligndata
  addcc
                  10, -1, 10
                  done
  be, pnt
  fmovd
                  %d30, %d48
  ldda
                  [regaddr] ASI_BLK_P, %d16
  stda
                  %d32, [regaddr] ASI_BLK_P
  ba
                  loop
  faligndata
                  %d48, %d0, %d32
done: (end of loop processing)
```

See also Section 5.2.8, "Using VIS Block Load and Store Instructions," on page 83."

# 4.9 Array Instructions

The array instructions facilitate 3D texture mapping and volume rendering by computing a memory address for data lookup based on fixed-point x, y, and z coordinates. The data are laid out in a blocked fashion, so that points which are near one another have their data stored in nearby memory locations.

If the texture data were laid out in the obvious fashion (the z=0 plane, following by the z=1 plane, and so on), then even small changes in z would result in references to distant pages in memory. The resulting lack of locality would tend to result in TLB misses and poor performance. The three versions of the array instruction array8, array16, and array32 differ only in the scaling of the computed memory offsets. array16 shifts its result left by one position and array32 shifts left by two in order to handle 16-bit and 32-bit texture data.

When using the array instructions, a "blocked-byte" data formatting structure is imposed. The  $N\times N\times M$  volume, where  $N=2^n\times 64$ ,  $M=m\times 32$ ,  $0\le n\le 5$ ,  $1\le m\le 16$  should be composed of  $64\times 64\times 32$  smaller volumes, which in turn should be composed of  $4\times 4\times 2$  volumes. This data structure is optimal for 16-bit data. For 16-bit data, the  $4\times 4\times 2$  volume has 64 bytes of data, which is ideal for reducing cache-line misses; the  $64\times 64\times 32$  volume will have 256k bytes of data, which is good for improving the TLB hit rate. Figure 4-26 shows how the data has to be organized, where the origin (0,0,0) is assumed to be at the lower left front corner and the x coordinate varies faster than y than z. In other words, when traversing the volume from the origin to the upper-right back, go from left to right, front to back, and bottom to top.



Figure 4-26 Blocked-Byte Data Formatting Structure

The array instructions have two inputs:

1. The (x,y,z) coordinates are input via a single 64-bit integer organized as shown in Figure 4-27.

|    | Z integer | Z fraction | Y integer | Y fraction | X integer | X fraction |
|----|-----------|------------|-----------|------------|-----------|------------|
| 63 | 55        | 54 44      | 1 43 33   | 32 22      | 21 11     | 10 0       |

Figure 4-27 3D Array Fixed-Point Address Format

Note that z has only nine integer bits as opposed to 11 for x and y. Also note that since (x,y,z) are all contained in one 64-bit register, they can be incremented simultaneously by using a 64-bit add/sub instruction, addx or subx, thus providing a significant performance boost.

2. The X, Y size of the  $N \times N \times M$  volume. Use the following table for the size specification:

| Size n | Number of<br>Elements |
|--------|-----------------------|
| 0      | 64                    |
| 1      | 128                   |
| 2      | 256                   |
| 3      | 512                   |
| 4      | 1,024                 |
| 5      | 2,048                 |

So for a  $512 \times 2 \times 32$  or a  $512 \times 512 \times 256$  volume, you will input a size value of three. Note that the X and Y size of the volume have to be the same. The z size of the volume is a multiple of 32 ranging between 32 and 512.

The array instructions output an integer memory offset, that when added to the base address of the volume, gives you the address of the voxel and can be used by a load instruction. The offset is correct, only if the data has been reformatted as specified above. The output is formatted as shown in Figure 4-28 for array8, Figure 4-29 for array16, and Figure 4-30 for array32.



Figure 4-28 3D Array Blocked Address Format (array8)

| upper      |            |          | middle |    |    | lower |   |   |   |   |
|------------|------------|----------|--------|----|----|-------|---|---|---|---|
| Z          |            | Υ        | Х      | Z  | Y  | х     | Z | Y | х | 0 |
| 21<br>+ 2n | 18<br>+ 2n | 18<br>+n | 18     | 14 | 10 | 6     | 5 | 3 | 1 | 0 |

Figure 4-29 3D Array Blocked Address Format (array16)



Figure 4-30 3D Array Blocked-Address Format (array32)

See the example in 5.2.9, "Using array8 With Assembly Code," on page 88, to see how the array8, the load and the add/sub instructions are used and grouped together for maximum throughput. The grouping takes into consideration the latencies of the different instructions. In other words, the load, Idda, following the array8, does not load the voxel just addressed by the array8 in its grouping, but rather the voxel addressed by array8 in the previous grouping.

The array instructions operate on all 64 bits of an integer register. Solaris 2.5 allows all 64 bits of the registers <code>%g2-%g4</code> and <code>%o0-%o7</code> to be used; other registers cannot be relied on to retain their upper 32 bits. Since the current SPARCompiler 4.x has limited support for 64-bit integer operations, the array instructions might not be accessed efficiently from C. For a coding example, see 5.2.9, "Using array8 With Assembly Code," on page 88.

# 4.10 Pixel Distance Instructions: vis\_pdist()

### **Function**

Compute the absolute value of the difference between two pixel pairs: between eight pairs of vis\_u8 components

### Syntax

```
vis_d64 vis_pdist(vis_d64 pixels1, vis_d64 pixels2, vis_d64
accumulator);
```

## Description

**vis\_pdist()** takes three double-precision arguments *pixels1*, *pixels2* and *accum. pixels1* and *pixels2* contain eight pixels each in raw format. The pixels are subtracted from one another, pair wise, and the absolute values of the differences are accumulated into *accum*. Note that the destination register is a double-precision floating-point register, which contains an integral value.

To use **vis\_pdist()** from C, it is necessary for the accumulating register *accumulator* to appear both as an argument and as the receiver of the return value.

The **vis\_pdist()** instruction is intended to accelerate motion compensation to support real-time video compression in such applications as H.320 video conferencing.

### Example

```
vis_d64 accum, pixels1, pixels2;
accum = vis_fzero();
accum = vis_pdist(pixel1, pixel2, accum);
```

# 5.1 Chapter Overview

This chapter describes sample programs that show the use of the VIS instruction set. It shows examples from the following major application areas:

- Imaging
- Graphics
- Audio
- Video

# 5.2 Simple Examples

The following are some code examples illustrating the application of the VIS instruction set.

# 5.2.1 Averaging Two Images

```
void
ave (vis_d64 inputs0[], vis_d64 inputs1[],
          vis_d64 outputs[], int times)
{
   int i;
   vis_d64 input0, input1;
   vis_d64 result_hi, result_lo;

   vis_write_gsr(2 << 3); /* Set shift field of gsr to 2. */
   for (i = 0; i < times; ++i) {</pre>
```

# 5.2.2 Blending Two Images by a Fixed Percentage

```
void
blend (vis_d64 inputs0[], vis_d64 inputs1[], vis_d64 outputs[],
       int percent, int times)
 vis_u32 coeff_hi, coeff_lo;
 vl_f32 coefficients;
 vis_d64 input0, input1, blend0, blend1;
 vl_f32 result_hi, result_lo;
  int i;
 vis write qsr(0);
 coeff_hi = (int) (16384.0*(percent/100.0));
  coeff_lo = 16384 - coeff_hi;
  coefficients = vis_to_float((coeff_hi << 16) | coeff_lo);</pre>
  for (i = 0; i < times; ++i) {
    input0 = inputs0[i];
    input1 = inputs1[i];
   blend0 = vis_fmul8x16au(vis_read_hi(input0), coefficients);
   blend1 = vis_fmul8x16al(vis_read_hi(input1), coefficients);
    result_hi = vis_fpack16(vis_fpadd16(blend0, blend1));
   blend0 = vis_fmul8x16au(vis_read_lo(input0), coefficients);
   blend1 = vis_fmul8x16al(vis_read_lo(input1), coefficients);
    result_lo = vis_fpack16(vis_fpadd16(blend0, blend1));
    outputs[i] = vis_freq_pair(result_hi, result_lo);
}
```

# 5.2.3 Partitioned Arithmetic and Packing

```
void
interpolate (vis_f32 values[], vis_d64 outputs[], int times)
 vl_f32 pixels0, pixels1;
 vl_f32 filters;
 vis_d64 filt00, filt01, filt10, filt11;
 vl f32 result0, result1;
  filters = vis_to_float(0x30001000);
 pixels0 = values[0];
 pixels1 = values[1];
  for (i = 0; i < times; ++i) {
    /* Multiply pixels0 by 0.75, pixes11 by 0.25, add. */
    filt00 = vis_fmul8x16au(pixels0, filters);
   filt01 = vis_fmul8x16al(pixels1, filters);
    /* Multiply pixels0 by 0.25, pixes11 by 0.75, add. */
    filt10 = vis_fmul8x16al(pixels0, filters);
    filt11 = vis_fmul8x16au(pixels1, filters);
   result0 = vis_fpack16(vis_fpadd16(filt00, filt01));
   result1 = vis_fpack16(vis_fpadd16(filt10, filt11));
   outputs[i] = vis_freq_pair(result0, result1);
    /* Shift input window to the right. */
   pixels0 = pixels1;
   pixels1 = values[i + 2];
  }
}
```

# 5.2.4 Finding Maximum and Minimum Pixel Values

```
void
minimax (vis_d64 inputs[], int times, vis_u8 *min, vis_u8 *max)
{
  int i;
  int mask;
  vis_d64 my_min, my_max, in_hi, in_lo, in;
  vis_f32 zeros;
  vis_u8 min0, min1, min2, min3, max0, max1, max2, max3;
  zeros = vis_fzeros();
```

```
my_min = vis_fpmerge(zeros, vis_read_hi(inputs[0]));
 my_max = my_min;
  for (i = 0; i < times; ++i) {
    in = inputs[i];
    /* Expand each four bytes into four shorts */
    in_hi = vis_fpmerge(zeros, vis_read_hi(in));
    in_lo = vis_fpmerge(zeros, vis_read_lo(in));
    /* If an entry of the input > my_max,
       overwite my_max with the input.
    mask = vis_fcmpgt16(in_hi, my_max);
    vis_pst_16(in_hi, &my_max, mask);
    mask = vis_fcmpgt16(in_lo, my_max);
   vis_pst_16(in_lo, &my_max, mask);
    /* If an entry of my_min > the input,
       overwite my_min with the input.
   mask = vis_fcmpgt16(my_min, in_hi);
   vis_pst_16(in_hi, &my_min, mask);
   mask = vis_fcmpgt16(my_min, in_lo);
   vis_pst_16(in_lo, &my_min, mask);
  /* Minimums are in bytes 0, 2, 4, 6 of my_min. */
 min0 = *((vis_u8 *) \&my_min);
 min1 = *((vis_u8 *) &my_min + 2);
 min2 = *((vis_u8 *) &my_min + 4);
 min3 = *((vis_u8 *) &my_min + 6);
  /* Maximums are in bytes 0, 2, 4, 6 of my_max. */
 \max 0 = *((vis_u8 *) \&my_max);
 \max 1 = *((vis_u8 *) \&my_max + 2);
 \max 2 = *((vis_u8 *) \&my_max + 4);
 \max 3 = *((vis_u8 *) \&my_max + 6);
\#define MIN(a,b) ((a)<(b)?(a):(b))
\#define MAX(a,b) ((a)>(b)?(a):(b))
  *min = MIN(MIN(min0, min1), MIN(min2, min3)));
  *max = MAX(MAX(max0, max1), MAX(max2, max3)));
```

}

# 5.2.5 Byte Merging

Byte merging may be used to interleave multi-banded images. For an example of combining separate red, green, blue, and alpha images into a single four-banded image with pixels in (red, blue, green and alpha) format, see the example below.

```
vis_d64 *red, *green, *blue, *alpha, *abgr;
vis_d64 r, g, b, a, ag, br;
int times;
for (i = 0; i < times; ++i) {
  r = red[i]; /* r0r1r2r3r4r5r6r7 */
  g = green[i]; /* g0g1g2g3g4g5g6g7 */
  b = blue[i]; /* b0b1b2b3b4b5b6b7 */
  a = alpha[i]; /* a0a1a2a3a4a5a6a7 */
  ag = vis_fpmerge(vis_read_hi(a), vis_read_hi(g));
  /* a0g0a1g1a2g2a3g3 */
  br = vis_fpmerge(vis_read_hi(b), vis_read_hi(r));
  /* b0r0b1r1b2r2b3r3 */
  /* Merge to obtain a0b0g0r0alb1g1r1. */
  abgr[4*i] = vis_fpmerge(vis_read_hi(ag), vis_read_hi(br));
  /* Merge to obtain a2b2g2r2a3b3g3r3. */
  abgr[4*i+1] = vis_fpmerge(vis_read_lo(ag), vis_read_lo(br));
  ag = vis_fpmerge(vis_read_lo(a), vis_read_lo(g));
  /* a4q4a5q5a6q6a7q7 */
  br = vis_fpmerge(vis_read_lo(b), vis_read_lo(r));
  /* b4r4b5r5b6r6b7r7 */
  /* Merge to obtain a4b4g4r4a5b5g5r5. */
  abgr[4*i + 2] = vis_fpmerge(vis_read_hi(ag), vis_read_hi(br));
  /* Merge to obtain a6b6g6r6a7b7g7r7. */
  abgr[4*i + 3] = vis_fpmerge(vis_read_lo(ag), vis_read_lo(br));
}
```

## 5.2.6 Transposing a Block of Bytes

For an example of how to transpose a block of bytes, see the example below, where an 8×8 matrix [p] is transposed into an 8×8 matrix [q].

$$\begin{bmatrix} p_{00} & p_{01} & \cdots & p_{07} \\ p_{10} & p_{11} & \cdots & p_{17} \\ \vdots & \vdots & \ddots & \vdots \\ p_{70} & p_{71} & \cdots & p_{77} \end{bmatrix} \Rightarrow \begin{bmatrix} p_{00} & p_{10} & \cdots & p_{70} \\ p_{01} & p_{11} & \cdots & p_{71} \\ \vdots & \vdots & \ddots & \vdots \\ p_{07} & p_{17} & \cdots & p_{77} \end{bmatrix} = \begin{bmatrix} q_{00} & q_{01} & \cdots & q_{07} \\ q_{10} & q_{11} & \cdots & q_{17} \\ \vdots & \vdots & \ddots & \vdots \\ q_{70} & q_{71} & \cdots & q_{77} \end{bmatrix}$$

```
vis_d64 p0, p1, p2, p3, p4, p5, p6, p7; /* Inputs. */
vis_d64 q0, q1, q2, q3, q4, q5, q6, q7; /* Outputs. */
vis_d64 m04, m15, m26, m37, m0426, m1537; /* Temporaries. */
m04 = vis_fpmerge(vis_read_hi(p0), vis_read_hi(p4));
m15 = vis_fpmerge(vis_read_hi(p1), vis_read_hi(p5));
m26 = vis_fpmerge(vis_read_hi(p2), vis_read_hi(p6));
m37 = vis_fpmerge(vis_read_hi(p3), vis_read_hi(p7));
m0426 = vis_fpmerge(vis_read_hi(m04), vis_read_hi(m26));
m1537 = vis_fpmerge(vis_read_hi(m15), vis_read_hi(m37));
q0 = vis_fpmerqe(vis_read_hi(m0426), vis_read_hi(m1537));
q1 = vis_fpmerge(vis_read_lo(m0426), vis_read_lo(m1537));
m0426 = vis_fpmerge(vis_read_lo(m04), vis_read_lo(m26));
m1537 = vis_fpmerge(vis_read_lo(m15), vis_read_lo(m37));
q2 = vis_fpmerge(vis_read_hi(m0426), vis_read_hi(m1537));
q3 = vis_fpmerge(vis_read_lo(m0426), vis_read_lo(m1537));
m04 = vis_fpmerge(vis_read_lo(p0), vis_read_lo(p4));
m26 = vis_fpmerge(vis_read_lo(p2), vis_read_lo(p6));
m15 = vis_fpmerge(vis_read_lo(p1), vis_read_lo(p5));
m37 = vis_fpmerge(vis_read_lo(p3), vis_read_lo(p7));
m0426 = vis_fpmerge(vis_read_hi(m04), vis_read_hi(m26));
m1537 = vis_fpmerge(vis_read_hi(m15), vis_read_hi(m37));
q4 = vis_fpmerqe(vis_read_hi(m0426), vis_read_hi(m1537));
q5 = vis_fpmerge(vis_read_lo(m0426), vis_read_lo(m1537));
m0426 = vis_fpmerge(vis_read_lo(m04), vis_read_lo(m26));
m1537 = vis_fpmerqe(vis_read_lo(m15), vis_read_lo(m37));
```

```
q6 = vis_fpmerge(vis_read_hi(m0426), vis_read_hi(m1537));
q7 = vis_fpmerge(vis_read_lo(m0426), vis_read_lo(m1537));
```

# 5.2.7 Using VIS Instructions in SPARC Assembly

```
! FUNCTION
       vis_inverse_8_asm - invert an image into another
! SYNOPSIS
      void vis_inverse_8_asm
                               (vis_u8 *src,
                                 vis_u8 *dst,
                              vis_u32 size);
! ARGUMENT
       src
             source image
           destination image
       dst
      size
             image size
!
! NOTES
       src and dst must point to 8-byte aligned addresses
       size=XSIZE*YSIZE*ZSIZE must be multiple of 8
! DESCRIPTION
      dst = 255 - src
! Minimum size of stack frame according to SPARC ABI
#define MINFRAME
                       96
! ENTRY provides the standard procedure entry code
#define ENTRY(x) \
        .align 4; \
        .global x; \setminus
x:
! SET_SIZE trails a function and sets the size for the ELF symbol
! table
#define SET SIZE(x) \
        .size x, (.-x)
! SPARC have four integer register groups. i-registers %i0 to %i7
! hold input data. o-registers %00 to %07 hold output data.
! 1-registers %10 to %17 hold local data. q-registers %q0 to %q7
! hold global data. Note that %g0 is always zero, write to it has
! no program-visible effect.
```

```
! When calling an assembly function, the first 6 arguments are
! stored in i-registers from %i0 to %i5. The rest arguments are
! stored in stack. Note that %i6 is reserved for stack pointer and
! %i7 for return address.
#define src
               %i0
#define dst
               %i1
#define sz
               %i2
!frame pointer %i6
!return addr
               %i7
!stack pointer %06
!call link
               %o7
#define sa
               %10
#define da
               %11
#define lpcnt
              %12
#define sd
               %£0
#define dd
               %f2
                       ".text", #alloc, #execinstr
        .section
       ENTRY(vis_inverse_8_asm)
                                  ! function name
               %sp,-MINFRAME,%sp
                                      ! reserve space for stack
       save
                                     ! and adjust register window
! do some error checking
       tst
               SZ
                                       ! size > 0
       ble,pn %icc,ret
! calculate loop count
              sz,3,1pcnt
                                      ! 8 byte per loop
       sra
       mov
              src,sa
               dst,da
       mov
               da,8,da
        sub
        ldd
               [sa],sd
loop:
       add
              da,8,da
       add
              sa,8,sa
       fnot1 sd,dd
       deccc lpcnt
       std
               dd,[da]
                                       ! delay instruction after
       bg,pt
               %icc,loop
        ldd
                                       ! this branch alway get
               [sa],sd
```

```
! executed. see p.145 in V9 Manual
ret:
       ret
                                         ! return
                                          ! restore register window
        restore
        SET_SIZE(vis_inverse_8_asm)
```

## 5.2.8 Using VIS Block Load and Store Instructions

```
! FUNCTION
      vis_inverse_8_blk - invert an image into another
! SYNOPSIS
      void vis_inverse_8_blk
                                 (vis_u8 *src,
                                  vis_u8 *dst,
!
                                  vis_u32 size);
! ARGUMENT
      src source image
dst destination image
     size image size
! NOTES
       src and dst must point to 64-byte aligned addresses
      size=XSIZE*YSIZE*ZSIZE must be multiple of 64
! DESCRIPTION
      dst = 255 - src
#include "vis_asi.h"
! Minimum size of stack frame according to SPARC ABI
#define MINFRAME
                        96
! ENTRY provides the standard procedure entry code
#define ENTRY(x) \
        .align 4; \
        .global x; \setminus
! SET_SIZE trails a function and sets the size for the ELF symbol
! table
#define SET_SIZE(x) \
        .size x, (.-x)
```

```
#define USE_BLD
#define USE_BST
#define MEMBAR_BEFORE_BLD
                                 membar
                                         #StoreLoad
#define MEMBAR_AFTER_BLD
                                 membar #StoreLoad
#define BI fmovd XX,XX
#define BUBBLE
                 ΒI
#define BUBBLE1
                 ΒI
#define BUBBLE2 BI; BI
#define BUBBLE3 BI; BI; BI
#define BUBBLE4 BI; BI; BI; BI
#define BUBBLE5 BI; BI; BI; BI; BI
#define BUBBLE6 BI; BI; BI; BI; BI
#define BUBBLE7 BI; BI; BI; BI; BI; BI
#define BUBBLE8 BI; BI; BI; BI; BI; BI; BI
#define BUBBLE9 BI; BI; BI; BI; BI; BI; BI; BI
#define BUBBLE10 BI; BI; BI; BI; BI; BI; BI; BI; BI; BI
#ifdef USE BLD
#define BLD_A0
        ldda
                [sa]ASI_BLK_P,A0;
        cmp
                sa,se;
               %icc,1f;
       blu,pt
        inc
                64,sa;
        dec
                64,sa;
1:
#else
#define BLD_A0
        ldd
                [sa + 0],A0;
        ldd
               [sa + 8],A1;
               [sa + 16], A2;
        ldd
        ldd
               [sa + 24], A3;
        ldd
               [sa + 32],A4;
        ldd
               [sa + 40], A5;
        ldd
               [sa + 48], A6;
        ldd
               [sa + 56], A7;
        cmp
               sa,se;
       blu,pt %icc,1f;
        inc
                64,sa;
       dec
                64,sa;
1:
#endif
#ifdef USE BLD
#define BLD_B0
        ldda
                [sa]ASI_BLK_P,B0;
        cmp
                sa,se;
```

```
blu,pt %icc,1f;
        inc
                64,sa;
        dec
                64,sa;
1:
#else
#define BLD_B0
                [sa + 0],B0;
        ldd
        ldd
                 [sa + 8], B1;
        ldd
                 [sa + 16],B2;
        ldd
                 [sa + 24], B3;
        ldd
                [sa + 32], B4;
        ldd
                [sa + 40], B5;
        ldd
                [sa + 48], B6;
        ldd
                [sa + 56], B7;
        cmp
                sa,se;
        blu,pt
                %icc,1f;
        inc
                64,sa;
        dec
                64,sa;
1:
#endif
#ifdef USE_BST
#define BST
        stda
                00,[da]ASI_BLK_P;
        inc
                64,da;
        deccc
                ns;
        ble,pn %icc,loop_end;
        nop
#else
#define BST
        std
                00,[da + 0];
                01,[da + 8];
        std
        std
                02, [da + 16];
        std
                03,[da + 24];
                04,[da + 32];
        std
                05,[da + 40];
        std
        std
                06, [da + 48];
        std
                07,[da + 56];
        inc
                64,da;
        deccc
                ns;
        ble,pn %icc,loop_end;
        nop
#endif
#define INVERSE A0
        fnot1 A0, O0;
        fnot1 A1, O1;
        fnot1 A2, O2;
```

```
fnot1 A3, O3;
        fnot1 A4, O4;
        fnot1 A5, O5;
        fnot1 A6, O6;
        fnot1 A7, 07;
#define INVERSE_B0
       fnot1 B0, 00;
        fnot1 B1, O1;
       fnot1 B2, O2;
       fnot1 B3, O3;
       fnot1 B4, O4;
        fnot1 B5, O5;
        fnot1 B6, O6;
        fnot1 B7, 07;
! SPARC have four integer register groups. i-registers %i0 to %i7
! hold input data. o-registers %00 to %07 hold output data.
! 1-registers %10 to %17 hold local data. g-registers %g0 to %g7
! hold global data. Note that %g0 is alway zero, write to it has
! no program-visible effect.
! When calling an assembly function, the first 6 arguments are
! stored in i-registers from %i0 to %i5. The rest arguments are
! stored in stack. Note that %i6 is reserved for stack pointer and
! %i7 for return address.
! Only the first 32 f-registers can be used as 32-bit registers.
! The last 32 f-registers can only be used as 16 64-bit registers.
#define src
                %i0
#define dst
               %i1
#define sz
               %i2
!frame pointer %i6
!return addr
                %i7
!stack pointer %o6
!call link
               %o7
#define sa
               %10
#define da
               %11
#define se
               %12
#define ns
               %13
#define XX
               %f0
#define 000
               %f16
```

```
#define 001
                %f17
#define 010
                %f18
#define 011
                %f19
#define 020
                %f20
#define 021
                %f21
#define 030
                %f22
#define 031
                %f23
#define 040
                %f24
#define 041
                %f25
#define 050
                %f26
#define 051
                %f27
#define 060
                %f28
#define 061
                %£29
#define 070
                %f30
#define 071
                %f31
#define 00
                %f16
#define 01
                %f18
#define 02
                %f20
#define 03
                %f22
#define 04
                %f24
#define 05
                %f26
#define 06
                %f28
#define 07
                %f30
#define A0
                %f32
#define A1
                %f34
#define A2
                %f36
#define A3
                %f38
#define A4
                %f40
#define A5
                %f42
#define A6
                %f44
#define A7
                %f46
#define B0
                %f48
#define B1
                %f50
#define B2
                %f52
#define B3
                %f54
#define B4
                %f56
#define B5
                %f58
#define B6
                %f60
#define B7
                %f62
```

.section ".text",#alloc,#execinstr

ENTRY(vis\_inverse\_8\_blk) ! function name

save %sp,-MINFRAME, %sp ! reserve space for stack ! and adjust register window

! do some error checking

```
! size > 0
        tst
                SZ.
        ble,pn %icc,ret
! calculate loop count
                sz,6,ns
                          ! 64 bytes per loop
        sra
                src,sz,se ! end address of source
        add
        mov
                src,sa
                dst.da
        mov
                             ! issue memory barrier instruction
        MEMBAR BEFORE BLD
                             ! to ensure all previous memory load
                             ! and store has completed
        BLD A0
                             ! issue the 2nd block load instruction
        BLD B0
                             ! to synchronize with returning data
loop_bqn:
        INVERSE A0
                             ! process data returned by BLD_A0
                             ! block load and sync data from BLD_B0
        BLD_A0
        BST
                             ! block store data from BLD_A0
                             ! process data returned by BLD_B0
        INVERSE B0
        BLD B0
                             ! block load and sync data from BLD_A0
        BST
                             ! block store data from BLD B0
        bg,pt %icc,loop_bgn
loop_end:
                             ! issue memory barrier instruction
        MEMBAR_AFTER_BLD
                             ! to ensure all previous memory load
                             ! and store has completed.
ret:
                             ! return
        ret
                             ! restore register window
        restore
        SET_SIZE(vis_inverse_8_blk)
```

# 5.2.9 Using array8 With Assembly Code

The following example shows the use of the **array8** instruction from assembly code to process eight pixels in nine clocks, assuming the data are all in L2-cache (eight-cycle latency):

```
#define blocked0 10
#define blocked0 11
#define base 12
#define seven 13
```

```
#define step7
                03
                04
#define step15
alignaddr %g0, %seven, %g0; init %gsr to 7
; init %loop_counter to -numpixels/16
; (assume numpixels divisible by 16)
; place initial fixed-point address into fixed0
; place step into %step, 7*step into %step7, 15*step into %step15
; prior to the loop, generate %f8-%f15
addx %fixed0, %step7, %fixed0 ; fixed0 = address of point #7
array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #7
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #6
array8 %fixed1, %size, %blocked1; blocked1 = address of point #6
ldda [%base + %blocked0] ASI_FL8_PRIMARY, %f16 ; load point #7
subx %fixed1, %step, %fixed0 ; backtrack to point #5
array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #5
ldda [%base + %blocked1] ASI_FL8_PRIMARY, %f18 ; load point #6
subx %fixed0, %step, %fixed1 ; backtrack to point #4
array8 %fixed1, %size, %blocked1; blocked1 = address of point #4
ldda [%base + %blocked0] ASI_FL8_PRIMARY, %f20 ; load point #5
subx %fixed1, %step, %fixed0 ; backtrack to point #3
array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #3
ldda [%base + %blocked1] ASI_FL8_PRIMARY, %f22 ; load point #4
subx %fixed0, %step, %fixed1 ; backtrack to point #2
array8 %fixed1, %size, %blocked1; blocked1 = address of point #2
ldda [%base + %blocked0] ASI_FL8_PRIMARY, %f24 ; load point #3
subx %fixed1, %step, %fixed0 ; backtrack to point #1
array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #1
ldda [%base + %blocked1] ASI_FL8_PRIMARY, %f26 ; load point #2
subx %fixed0, %step, %fixed1 ; backtrack to point #0
array8 %fixed1, %size, %blocked1; blocked1 = address of point #0
ldda [%base + %blocked0] ASI_FL8_PRIMARY, %f28 ; load point #1
addx %fixed1, %step15, %fixed0 ; fixed0 = address of point #15
```

#define size

#define step

#define fixed0

#define fixed1

14

00

01

02

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #15
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f30 ; load point #0
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #14

#### loop:

array8 %fixed1, %size, %blocked1 ; blocked1 = address of point #14
ldda [%base + %blocked0] ASI\_FL8\_PRIMARY, %f0 ; load point #15
subx %fixed1, %step, %fixed0 ; fixed0 = address of point #13
faligndata %f16, %accum1, %accum1

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #13
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f2 ; load point #14
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #12
faligndata %f18, %accum1, %accum1

array8 %fixed1, %size, %blocked1 ; blocked1 = address of point #12
ldda [%base + %blocked0] ASI\_FL8\_PRIMARY, %f4 ; load point #13
subx %fixed1, %step, %fixed0 ; fixed0 = address of point #11
faligndata %f20, %accum1, %accum1

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #11
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f6 ; load point #12
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #10
faligndata %f22, %accum1, %accum1

array8 %fixed1, %size, %blocked1 ; blocked1 = address of point #10
ldda [%base + %blocked0] ASI\_FL8\_PRIMARY, %f8 ; load point #11
subx %fixed1, %step, %fixed0 ; fixed0 = address of point #9
faligndata %f24, %accum1, %accum1

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #9
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f10 ; load point #10
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #8
faligndata %f26, %accum1, %accum1

array8 %fixed1, %size, %blocked1 ; blocked1 = address of point #8
ldda [%base + %blocked0] ASI\_FL8\_PRIMARY, %f12 ; load point #9
addx %fixed1, %step15, %fixed0 ; fixed0 = address of point #23
faligndata %f28, %accum1, %accum1

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #23
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f14 ; load point #8
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #22
faligndata %f30, %accum1, %accum1

std [%output], %accum1 ; store pixels 0-7
addcc %loop\_counter, %1, %loop\_counter

add %output, 8, %output

array8 %fixed1, %size, %blocked1 ; blocked1 = address of point #22
ldda [%base + %blocked0] ASI\_FL8\_PRIMARY, %f16 ; load point #23
subx %fixed1, %step, %fixed0 ; fixed0 = address of point #21
faligndata %f0, %accum0, %accum0

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #21
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f18 ; load point #22
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #20
faligndata %f2, %accum0, %accum0

array8 %fixed1, %size, %blocked1 ; blocked1 = address of point #20
ldda [%base + %blocked0] ASI\_FL8\_PRIMARY, %f20 ; load point #21
subx %fixed1, %step, %fixed0 ; fixed0 = address of point #19
faligndata %f4, %accum0, %accum0

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #19
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f22 ; load point #20
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #18
faligndata %f6, %accum0, %accum0

array8 %fixed1, %size, %blocked1 ; blocked1 = address of point #18
ldda [%base + %blocked0] ASI\_FL8\_PRIMARY, %f24 ; load point #19
subx %fixed1, %step, %fixed0 ; fixed0 = address of point #17
faligndata %f8, %accum0, %accum0

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #17
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f26 ; load point #18
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #16
faligndata %f10, %accum0, %accum0

array8 %fixed1, %size, %blocked1 ; blocked1 = address of point #16
ldda [%base + %blocked0] ASI\_FL8\_PRIMARY, %f28 ; load point #17
addx %fixed1, %step15, %fixed0 ; fixed0 = address of point #31
faligndata %f12, %accum0, %accum0

array8 %fixed0, %size, %blocked0 ; blocked0 = address of point #15
ldda [%base + %blocked1] ASI\_FL8\_PRIMARY, %f30 ; load point #16
subx %fixed0, %step, %fixed1 ; fixed1 = address of point #30
faligndata %f14, %accum0, %accum0

std [%output], %accum0 ; store pixels 8-15
brne loop
add %output, 8, %output

#### exit:

faligndata %f16, %accum1, %accum1

```
faligndata %f18, %accum1, %accum1
faligndata %f20, %accum1, %accum1
faligndata %f22, %accum1, %accum1
faligndata %f24, %accum1, %accum1
faligndata %f26, %accum1, %accum1
faligndata %f28, %accum1, %accum1
faligndata %f30, %accum1, %accum1
std [%output], %accum1; store pixels 16-23
```

# 5.3 Imaging Applications

# 5.3.1 Resampling of Aligned Data With a Filter Width of Four

This example describes the resampling of a pixel array by a filter requiring four pixel values. The use of VIS instructions shows the speedup possible by the partitioned arithmetic permitting the simultaneous computation of eight filter output values. Figure 5-1 shows four columns, each with eight data elements of input data from which eight output values are simultaneously computed. This figure assumes a 2D layout of the input data which does not need to be the case.



Figure 5-1 Simultaneous Computation of Eight Filter Output Values

Input data <code>ibuf[i]</code> stored in transposed form contain the pixels from column i of eight consecutive rows. <code>obuf[j]</code> is computed as a weighted sum of the four columns:

```
f0*ibuf[iTable[j]] + ... + f3*ibuf[iTable[j]+3]
```

The input and output data in *ibuf* and *obuf* are assumed to be aligned on 64-bit boundaries so that the use of vis\_faligndata, vis\_alignaddr and vis\_edge8 are not required. The filter coefficients are taken from *coeffs\_01[]* and *coeffs\_23[]*. They are stored as signed, fixed-point numbers with 14 fractional digits (meaning they are roughly between -1.9999 and 1.9999). By choosing the filters according to the subpixel positions within the source data, this routine may be used to implement one pass of a two-pass bicubic filtering algorithm.

```
#include "vis types.h"
#include "vis_proto.h"
void
resample (vis_d64 *ibuf, /* Input buffer. */
          vis_d64 *obuf,
                            /* Output buffer. */
          int iTable[],
                             /* Source column numbers. */
          vis_f32 coeffs_01[],/* First two filter coefficients. */
          vis_f32 coeffs_23[],/* Second two filter coefficients. */
          int dwidth)
                             /* Number of outputs to produce. */
  int p;
  vis_f32 f01, f23;
  vis_d64 pix0, pix1, pix2, pix3, acc_hi, acc_lo;
  vis_write_gsr(1 << 3);</pre>
  for (p = 0; p < dwidth; ++p) {
      /* Cache filter coefficients. */
      f01 = coeffs_01[p];
      f23 = coeffs_23[p];
      /* Read pixel data. */
      pix0 = ibuf[iTableH[p]];
      pix1 = ibuf[iTableH[p] + 1];
      pix2 = ibuf[iTableH[p] + 2];
      pix3 = ibuf[iTableH[p] + 3];
      /* Compute high and low words of f0*pix0 + f1*pix1. */
      acc_hi = vis_fpadd16(vis_fmul8x16au(vis_read_hi(pix0),f01),
      vis_fmul8x16al(vis_read_hi(pix1), f01));
```

```
acc_lo = vis_fpadd16(vis_fmul8x16au(vis_read_lo(pix0),f01),
      vis_fmul8x16al(vis_read_lo(pix1), f01));
      /* Add high and low words of f2*pix2 to accumulator. */
      acc_hi = vis_fpadd16(acc_hi,
      vis_fmul8x16au(vis_read_hi(pix2), f23));
      acc_lo = vis_fpadd16(acc_lo,
      vis_fmul8x16au(vis_read_lo(pix2), f23));
      /* Add high and low words of f3*pix3 to accumulator. */
      acc hi = vis fpadd16(acc hi,
      vis_fmul8x16al(vis_read_hi(pix3), f23));
      acc_lo = vis_fpadd16(acc_lo,
      vis_fmul8x16al(vis_read_lo(pix3), f23));
      /* Pack, join halves, and store result into obuf. */
      obuf[p] = vis_freg_pair(vis_fpack16(acc_hi),
      vis_fpack16(acc_lo));
}
```

#### 5.3.2 Handling Three Band Data

This example shows how to handle three-band pixel data. The value of each pixel in each band is compared to a threshold *thresh* for that band. If the pixel band value is above the threshold, the destination is set to the *above* value for that band, otherwise it is set to the *below* value of that band. Each pixel is represented by three values of B, G, and R. Since the VIS processes data as 8-byte partitioned 64-bit words it is not possible to store an even number of complete pixels in a word efficiently. To overcome this, pixels are arranged for processing in three 8-byte segments that are defined depending on the destination address offset. If the destination address offset is 0, then the three processing segments used are defined as follows:

```
Segment 1: B0 G0 R0 B1 G1 R1 B2 G2
Segment 2: R2 B3 G3 R3 B4 G4 R4 B5
Segment 3: G5 R5 B6 G6 R6 B7 G7 R7
```

If the destination address offset is not zero, the processing byte segment arrangement is circularly shifted by the offset value. For example, a destination address offset of two would result in the following processing segments:

```
Segment 1: G7 R7 B0 G0 R0 B1 G1 R1
```

Segment 2: B2 G2 R2 B3 G3 R3 B4 G4 Segment 3: R4 B5 G5 R5 B6 G6 R6 B7

The last *length* less than eight pixels, if present, is processed with three if-conditionals.

```
ARGUMENTS
      pointer to first byte of first pixel of source data
dst.
      pointer to first byte of first pixel of destination
length lenght of the data in pixels
threshpointer to array of thresholds
above pointer to array of values for pixels above thresholds
below pointer to array of values for pixels below thresholds
* /
#include "vis_types.h"
#include "vis_proto.h"
#define THRESHOLD(tdh, tdl, ad, bd)
      s0 = sp[0];
      s1 = sp[1];
      sd = vis_faligndata(s0, s1);
      sdh = vis fexpand hi(sd);
      sdl = vis_fexpand_lo(sd);
      cmaskh = vis_fcmple16(tdh, sdh);
      cmaskl = vis_fcmple16(tdl, sdl);
      cmask = (cmaskh << 4) | cmaskl;</pre>
      vis_pst_8(ad, dp, emask & ~cmask);
      vis_pst_8(bd, dp, emask & cmask);
      sp ++;
      dp ++;
      emask = vis_edge8(dp, dend);
void vis_thresh83(vis_u8 *src, vis_u8 *dst, int length,
                vis s16 *thresh, vis s16 *above,
                vis_s16 *below)
  vis_u8 *sa=src; /* start point of a line in source */
  vis_d64 *sp;
                   /* 8-byte aligned start point in source */
```

```
vis_u8 *da=dst; /* start of a line in destination */
vis u8 *dend;
                /* end point of a line in destination */
vis_d64 *dp;
                /* 8-byte aligned destination start point */
int off;
                 /* address alignment offset in destination */
int emask;
                /* edge mask */
vis d64 t0, t1, t2;
                               /* threshold */
vis_f32 tf;
vis_u32 tu;
vis_d64 a0, a1, a2;
                              /* above value */
vis_u32 auh, aul;
                               /* below value */
vis d64 b0, b1, b2;
vis_u32 buh, bul;
                              /* comparison masks */
int cmask, cmaskh, cmaskl;
                               /* loop variables */
int i, num;
/* Prepare the destination address */
dp = (vis_d64 *) ((vis_addr) da & (~7));
off = (vis_addr) dp - (vis_addr) da;
dend = da + 3 * length - 1;
/* Prepare the source address */
sp = (vis_d64 *) vis_alignaddr(sa, off);
/* Prepare the thresholds */
tu = (thresh[(9 + off) % 3] << 24)
   | (thresh[(10 + off) % 3] << 16)
   | (thresh[(11 + off) % 3] << 8)
   | thresh[( 9 + off) % 3];
tf = vis_to_float(tu);
t0 = vis_fexpand(tf);
tu = (thresh[(10 + off) % 3] << 24)
   | (thresh[(11 + off) % 3] << 16)
   | (thresh[( 9 + off) % 3] << 8)
   thresh[(10 + off) % 3];
tf = vis_to_float(tu);
t1 = vis_fexpand(tf);
tu = (thresh[(11 + off) % 3] << 24)
   (thresh[(9 + off) % 3] << 16)
   | (thresh[(10 + off) % 3] << 8)
   | thresh[(11 + off) % 3];
```

```
tf = vis_to_float(tu);
t2 = vis_fexpand(tf);
/* Prepare the above values */
auh = (above[(9 + off) % 3] << 24)
     | (above[(10 + off) % 3] << 16)
     | (above[(11 + off) % 3] << 8)
     | above[( 9 + off) % 3];
aul = above[(10 + off) % 3] << 24)
     | (above[(11 + off) % 3] << 16)
     | (above[( 9 + off) % 3] << 8)
     | above[(10 + off) % 3];
a0 = vis_to_double(auh, aul);
auh = (above[(11 + off) % 3] << 24)
     | (above[( 9 + off) % 3] << 16)
     | (above[(10 + off) % 3] << 8)
     | above[(11 + off) % 3];
aul = (above[(9 + off) % 3] << 24)
     | (above[(10 + off) % 3] << 16)
     | (above[(11 + off) % 3] << 8)
     | above[(9 + off) % 3];
a1 = vis_to_double(auh, aul);
auh = (above[(10 + off) % 3] << 24)
     | (above[(11 + off) % 3] << 16)
     | (above[( 9 + off) % 3] << 8)
     | above[(10 + off) % 3];
aul = (above[(11 + off) % 3] << 24)
     | (above[( 9 + off) % 3] << 16)
     | (above[(10 + off) % 3] << 8)
     | above[(11 + off) % 3];
a2 = vis_to_double(auh, aul);
/* Prepare the below values */
buh = (below[(9 + off) % 3] << 24)
     | (below[(10 + off) % 3] << 16)
     | (below[(11 + off) % 3] << 8)
     | below[( 9 + off) % 3];
bul = (below[(10 + off) % 3] << 24)
     | (below[(11 + off) % 3] << 16)
     | (below[( 9 + off) % 3] << 8)
     | below[(10 + off) % 3];
```

```
b0 = vis_to_double(buh, bul);
buh = (below[(11 + off) % 3] << 24)
     | (below[(9 + off) % 3] << 16)
    | (below[(10 + off) % 3] << 8)
    | below[(11 + off) % 3];
bul = (below[(9 + off) % 3] << 24)
    | (below[(10 + off) % 3] << 16)
    | (below[(11 + off) % 3] << 8)
     | below[(9 + off) % 3];
b1 = vis_to_double(buh, bul);
buh = (below[(10 + off) % 3] << 24)
    | (below[(11 + off) % 3] << 16)
    | (below[(9 + off) % 3] << 8)
    | below[(10 + off) % 3];
bul = (below[(11 + off) % 3] << 24)
    | (below[(9 + off) % 3] << 16)
    | (below[(10 + off) % 3] << 8)
    | below[(11 + off) % 3];
b2 = vis_to_double(buh, bul);
/* Generate edge mask for the start point */
emask = vis_edge8(da, dend);
/* Calculate loop count */
num = ((vis_addr) dend - (vis_addr) dp) / 24;
/* 8-pixel loop */
for (i = 0; i < num; i ++) {
   /* Process segment 0 */
   THRESHOLD(t0, t1, a0, b0);
   /* Process segment 1 */
   THRESHOLD(t2, t0, a1, b1);
   /* Pprocess segment 2 */
   THRESHOLD(t1, t2, a2, b2);
}
/* Process segment 0 if needed */
if ((vis_addr) dp <= (vis_addr) dend) {</pre>
   THRESHOLD(t0, t1, a0, b0);
}
```

```
/* Process segment 1 if needed */
if ((vis_addr) dp <= (vis_addr) dend) {
    THRESHOLD(t2, t0, a1, b1);
}

/* Process segment 2 if needed */
if ((vis_addr) dp <= (vis_addr) dend) {
    THRESHOLD(t1, t2, a2, b2);
}</pre>
```

#### 5.3.3 Fast Lookup of 8-Bit Data

This routine exemplifies the use of multiple cases based on input alignment, as well as a common trick for consolidating output writes to demonstrate performance improvement over a standard C implementation.

The function to be performed as written for C is:

```
for (i = 0; i < width; ++i)
  dst[i] = table[input[i]];</pre>
```

Using the VIS instructions that permit up to eight 8-bit loads and stores per cycle increases the performance considerably. Writing eight bytes at a time, however, requires the destination to be double word aligned. The required alignment is achieved by a small initial loop which processes pixels naively until the destination becomes aligned. Unpacking the source bytes requires the use of shifts and logical ANDs. Since the source may not be single word aligned as required, the source pointer is aligned dynamically, and the pattern of byte extractions is determined by its original alignment. If the pointer was unaligned, some readahead is needed to span the boundaries between each chunk of four source bytes. In order to avoid reading beyond the end of the sources, one is subtracted from the loop trip count, and another naive, byte-by-byte loop at the end of the routine is performed to handle any leftover pixels.

Consolidation of the output bytes is performed using **vis\_faligndata**, with the GSR alignment bits set to 7. The result of:

```
accum = vis_faligndata(byte, accum)
```

is to push "byte" into the left end of "accum." The eight output bytes need to be pushed into the accumulator in reverse order.

```
/*
* ARGUMENTS
* src pointer to first byte of first pixel of source data
```

```
* dst
          pointer to first byte of first pixel of destination
* table
          loook up table
* width number of bytes of pixel data
* /
#include "vis_types.h"
#include "vis_proto.h"
void
lookup (vis_u8 *src, vis_u8 *dst, vis_u8 table[256], int width)
{
  vis_u32 word0, word1, word2, word3;
  vis_d64 lookup, accum;
  int byte0, byte1, byte2, byte3, byte4, byte5, byte6, byte7;
  int align, doubles, next, i;
  /* Set gsr align bits to 7. */
  (void) vis_alignaddr((void *) 0, 7);
  /* Work naively until dst is aligned. */
  align = 8 - dst&7;
  if (align > width)
      align = width;
  if (align != 8) {
      for (i = 0; i < align; ++i)
          dst[i] = table[src[i]];
      src += align;
      dst += align;
      width -= align;
  }
  /* Now work based on source offset. */
  align = ((unsigned long) src & 0x3);
  /* Zero two lsb's of src. */
  src = (vis_u8 *) ((unsigned long) src & ~0x3);
  word0 = ((vis_u32 *) src)[0];
  word1 = ((vis_u32 *) src)[1];
  word2 = ((vis_u32 *) src)[2];
  word3 = ((vis_u32 *) src)[3];
  next = 4;
```

```
/* Last iteration done separately to not to read past the end. */
doubles = width/8 - 1;
switch (align) {
case 0:
   for (i = 0; i < doubles; ++i) {
       byte0 = (word0 >> 24); /* No need to mask with 0xff. */
       byte1 = (word0 >> 16) \& 0xff;
       byte2 = (word0 >> 8) \& 0xff;
       byte3 = (word0)
                             & Oxff;
       byte4 = (word1 >> 24);
       byte5 = (word1 \gg 16) & 0xff;
       byte6 = (word1 >> 8) & 0xff;
       byte7 = (word1)
       word0 = word2;
       word1 = word3;
       word2 = ((vis_u32 *) src)[2*i + next];
       word3 = ((vis_u32 *) src)[2*i + next + 1];
       lookup = vis_ld_u8_i((vis_ras) table, byte7);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte6);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte5);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte4);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte3);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte2);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, bytel);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte0);
       accum = vis_faligndata(lookup, accum);
       ((vis_d64 *) dst)[i] = accum;
   }
break;
```

```
case 1:
   for (i = 0; i < doubles; ++i) {
       byte0 = (word0 >> 16) \& 0xff;
       byte1 = (word0 >> 8) \& 0xff;
       byte2 = (word0) & 0xff;
       byte3 = (word1 >> 24);
       byte4 = (word1 \gg 16) & 0xff;
       byte5 = (word1 >> 8) & 0xff;
       byte6 = (word1) & 0xff;
       byte7 = (word2 >> 24);
       word0 = word2;
       word1 = word3;
       word2 = ((vis_u32 *) src)[2*i + next];
       word3 = ((vis_u32 *) src)[2*i + next + 1];
       lookup = vis_ld_u8_i((vis_ras) table, byte7);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte6);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte5);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte4);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte3);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte2);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, bytel);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte0);
       accum = vis_faligndata(lookup, accum);
       ((vis_d64 *) dst)[i] = accum;
   }
break;
case 2:
   for (i = 0; i < doubles; ++i) {
       byte0 = (word0 >> 8) & 0xff;
       byte1 = (word0)
                         & Oxff;
```

```
byte2 = (word1 >> 24);
       byte3 = (word1 >> 16) \& 0xff;
       byte4 = (word1 >> 8) & 0xff;
       byte5 = (word1)
                             & Oxff;
       byte6 = (word2 >> 24);
       byte7 = (word2 >> 16) \& 0xff;
       word0 = word2;
       word1 = word3;
       word2 = ((vis_u32 *) src)[2*i + next];
       word3 = ((vis_u32 *) src)[2*i + next + 1];
       lookup = vis_ld_u8_i((vis_ras) table, byte7);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte6);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte5);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte4);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte3);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte2);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte1);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte0);
       accum = vis_faligndata(lookup, accum);
       ((vis_d64 *) dst)[i] = accum;
   }
break;
case 3:
   for (i = 0; i < doubles; ++i) {
       byte0 = (word0)
       byte1 = (word1 >> 24);
       byte2 = (word1 >> 16) & 0xff;
       byte3 = (word1 >> 8) & 0xff;
       byte4 = (word1)
                        & Oxff;
       byte5 = (word2 >> 24);
```

```
byte6 = (word2 >> 16) & 0xff;
       byte7 = (word2 >> 8) \& 0xff;
       word0 = word2;
       word1 = word3;
       word2 = ((vis_u32 *) src)[2*i + next];
       word3 = ((vis_u32 *) src)[2*i + next + 1];
       lookup = vis_ld_u8_i((vis_ras) table, byte7);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte6);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte5);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte4);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte3);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte2);
       accum = vis_faligndata(lookup, accum);
       lookup = vis ld u8 i((vis ras) table, byte1);
       accum = vis_faligndata(lookup, accum);
       lookup = vis_ld_u8_i((vis_ras) table, byte0);
       accum = vis_faligndata(lookup, accum);
       ((vis_d64 *) dst)[i] = accum;
   }
break;
}
/* Update pointers, remaining width. */
src += 8*doubles;
dst += 8*doubles;
width -= 8*doubles;
/* Finish up any remaining pixels. */
for (i = 0; i < width; ++i)
   dst[i] = table[src[i]];
```

}

#### 5.3.4 Alpha Blending Two Images

This example shows an application where two images are blended together. For each pair of corresponding pixels in two images "s1" and "s2," a corresponding pixel is read from a third control image "alpha" to compute:

```
dst = (alpha/256)*s1 + (1 - alpha/256)*s2= (s1 - s2)*(alpha/256) + s1
```

Note that alpha can only range between 0 and 255, so strictly speaking we should divide it by 255, not 256. However, the division by 256 occurs for free when we perform the vis\_fmul8x16 operation, and the destination will differ from the correct result by a maximum of one. Whether this trade-off is acceptable or not depends on the application.

The following shows the processing of one scan line:

```
#define VIS OFFSET(addr) ((addr & 7)
#define VIS_ALIGN(addr) ((addr) & ~7)
void
alpha blend (vis_u8 *d, vis_u8 *s1, vis_u8 *s2, vis_u8 *a,
              int width)
* Arguments
* d = pointer to destination data
* s1 = pointer to data for image "s1"
* s2 = pointer to data for image "s2"
* a = pointer to data for control image alpha
* width = data width of s1, s2 and alpha */
  /* Last byte of destination. */
  vis_u8 *d_end;
  /* Doubleword-aligned pointers. */
  vis_d64 *d_aligned, *s1_aligned, *s2_aligned, *alpha_aligned;
  /* Alignment of original pointers. */
  int d_offset, s1_offset, s2_offset, alpha_offset;
  /* Unaligned data from memory. */
  vis_d64 u_alpha_0, u_alpha_1, u_s1_0, u_s1_1, u_s2_0, u_s2_1;
  /* Properly aligned data. */
```

```
vis_d64 quad_a, dbl_s1, dbl_s2, dbl_a, dbl_d;
/* Temporaries. */
vis_d64 dbl_s1_e, dbl_s2_e, dbl_tmp1, dbl_tmp2;
vis_d64 dbl_sum1, dbl_sum2;
/* Edge mask for partial stores. */
unsigned int emask;
/* Loop variables. */
int i, times;
vis_write_gsr(3 << 3);</pre>
/* Four (= 7 - 3) bits of fractional precision. */
d_{end} = d + width - 1;
d_offset = VIS_OFFSET(d);
d_aligned = (vis_d64 *) VIS_ALIGN(d);
/* Compute initial edge mask for destination. */
emask = vis_edge8(d, d_end);
/* Align addresses relative to destination alignment and
                                              load data. */
s1_offset = VIS_OFFSET(s1 - d_offset);
s1_aligned = vis_alignaddr(s1, - d_offset);
u_s1_0 = s1_aligned[0];
u_s1_1 = s1_aligned[1];
s2_offset = VIS_OFFSET(s2 - d_offset);
s2_aligned = vis_alignaddr(s2, - d_offset);
u_s2_0 = s2_aligned[0];
u_s2_1 = s2_aligned[1];
off_a = VIS_OFFSET(a - d_offset);
alpha_aligned = vis_alignaddr(a, - d_offset);
u_alpha_0 = alpha_aligned[0];
u_alpha_1 = alpha_aligned[1];
/* Number of times through the loop. */
times = ((vis_addr) d_end >> 3) - ((vis_addr) d_aligned >> 3) + 1;
```

```
for (i = 0; i < times; ++i) {
    (void) vis_alignaddr((void *) 0, off_a);
    /* Set alignment for alpha. */
   quad_a = vis_faligndata(u_alpha_0, u_alpha_1);
   u_alpha_0 = u_alpha_1;
   u_alpha_1 = alpha_aligned[i + 2];
   (void) vis_alignaddr((void *) 0, s1_offset);
   /* Set alignment for s1. */
   dbl_s1 = vis_faligndata(u_s1_0, u_s1_1);
   u_s1_0 = u_s1_1;
   u_sl_1 = sl_aligned[i + 2];
   (void) vis_alignaddr((void *) 0, s2_offset);
   /* Set alignment for s2. */
   dbl_s2 = vis_faligndata(u_s2_0, u_s2_1);
   u_s2_0 = u_s2_1;
   u_s2_1 = s2_aligned[i + 2];
   dbl_s1_e = vis_fexpand(vis_read_hi(dbl_s1));
   dbl_s2_e = vis_fexpand(vis_read_hi(dbl_s2));
   dbl_tmp2 = vis_fpsub16(dbl_s2_e, dbl_s1_e);
   dbl_tmp1 = vis_fmul8x16(vis_read_hi(quad_a), dbl_tmp2);
   dbl_sum1 = vis_fpadd16(dbl_s1_he, dbl_tmp1);
   dbl_s1_e = vis_fexpand(vis_read_lo(dbl_s1));
   dbl_s2_e = vis_fexpand(vis_read_lo(dbl_s2));
   dbl_tmp2 = vis_fpsub16(dbl_s2_e, dbl_s1_e);
   dbl_tmp1 = vis_fmul8x16(vis_read_lo(quad_a), dbl_tmp2);
   dbl_sum2 = vis_fpadd16(dbl_s1_e, dbl_tmp1);
   dbl_d = vis_freq_pair(vis_fpack16(dbl_sum1),
                          vis_fpack16(dbl_sum2));
   vis_pst_8(dbl_d, (void *) d_aligned, emask);
   ++d_aligned;
   emask = vis_edge8(d_aligned, d_end);
```

## 5.4 Graphics Applications: Texture Mapping

This section of code computes the depth Z and color  $(\alpha, B, G, R)$  of each pixel in a triangle object. Z is a 32-bit z buffer value and  $\alpha$ , B, G, R are 8-bit alpha, blue, green and red values. The 32-bit Z value is concatenated with the 32-bit  $(\alpha, B, G, R)$  value and the resulting 64-bit value is sent to the frame buffer. Computing  $(\alpha, B, G, R)$  consists of a lookup from a texture map, and then application of diffuse and specular lighting, which is a multiply and add operation. Using VIS we can stuff  $(\alpha, B, G, R)$  into a 32-bit floating point register and use VIS partitioned arithmetic operators **vis\_fmul8x16()** and **vis\_fpadd16()** to operate on  $\alpha$ , B, G, and R at the same time. In the code example shown, we are not interested in the  $\alpha$  value; and, hence, it is masked out. The following is a small section of code that is part of a bigger function and is not a complete function by itself:

```
float fcolor;
unsigned mask = 0xffffff;
          fmask = *(float*)&mask;
float
double
          dpx11, dpx12, dpy11, dpy12, ddy11, ddy12, ddx11, ddx12;
int.
          idxu, idxv, ipxu, ipxv;
long long value;
/* loop through every span line of the triangle */
while (--ily >= 0) {
  /* Check to see if middle edge expired. */
  if (--imv == 0)
      if (xdir > 0) {
          ipmx = iplx; idmx = idlx;
      } else {
          iphx = iplx; idhx = idlx;
          fpyz = fpmz; fdyz = fdmz;
          fpyu = fpmu; fdyu = fdmu;
          fpyv = fpmv; fdyv = fdmv;
          dpyl1 = dpml1; ddyl1 = ddml1;
          dpyl2 = dpml2; ddyl2 = ddml2;
      }
}
/* Compute end of span and adjust to first pixel.*/
i = (iphx + FIXMSK) >> FIXSHF;
j = -iphx \& FIXMSK;
fbx = fby + (i*8);
```

```
/* number of pixels in the span */
xcnt = ((ipmx + FIXMSK) >> FIXSHF) - i;
if(xcnt > 0) {
  a = (float) j;
  pxz = (int) (fpyz + (float)(idxz >> i16)*a);
  ipxu = (int) (fpyu + fdxu*a);
  ipxv = (int) (fpyv + fdxv*a);
  dpxl1 = dpyl1;
  dpx12 = dpy12;
  /* loop through every pixel */
  while (--xcnt >= 0) {
      /* texture color lookup */
      fcolor = *(float*)&(tm[((ipxv >> v_shift)
                  << logw) +(ipxu >> u_shift)]);
      /* apply diffuse and specular lighting */
      /* final color = ((texel & mask) * diffuse)
                         + specular */
      /* fcolor = ((fcolor & fmask) * dpxl1) + dpxl2 */
      fcolor = vis_fpack16(vis_fpadd16(
                  vis_fmul8x16(vis_fands(fcolor, fmask),
                     dpxl1), dpxl2));
      /* send it to frame buffer */
      value = ((long long)(ipxz >> Z_SHIFT)
                  << i32) |*(unsigned*)&fcolor;
      /*FGR_FFB_WRITE64_RAW(fbx, value); */
      /* increment delta */
      ipxu += idxu;
      ipxv += idxv;
      dpxl1 = vis_fpadd16(dpxl1, ddxl1);
      dpxl2 = vis_fpadd16(dpxl2, ddxl2);
      fbx += 8;
      ipxz += idxz;
```

```
/* increment delta */
iphx += idhx;
ipmx += idmx;
fpyz += fdyz;
fpyu += fdyu;
fpyv += fdyv;
dpyl1 = vis_fpadd16(dpyl1, ddyl1);
/*diffuse lighting coefficient*/
dpyl2 = vis_fpadd16(dpyl2, ddyl2);
/*specular lighting coefficient*/
fby += dlb;
```

## 5.5 Audio Applications: Finite Impulse Response (FIR) Filter

This example shows the implementation of a FIR filter of length *flen* operating on an input data string in accordance with the following relationship:

$$dst[n] = \sum_{k=0}^{flen-1} \{fir[k] \times src[n+k]\}, 0 \le n < dlen$$

A 16-bit  $\times$  16-bit multiplication is performed and the result accumulated as a 32-bit value.

```
#include <stdlib.h>
#include "vis_types.h"
#include "vis_proto.h"
void vis_fir_16 (vis_s16 *src, vis_s16 *dst, int dlen,
                vis_s16 *fir, int flen)
* src
         pointer to first sample of source data
* dst
         pointer to first sample of destination data
* dlen
         length of destination data
* fir
         coefficients of FIR filter
* flen
         length of FIR filter
* /
  vis_u8 *sa, *ss; /* start point in source data */
                        /* 8-byte aligned start point in source */
  vis_d64 *sp;
```

```
vis_u8 *da;
                     /* line start point in destination */
vis_u8 *dend;
                     /* line end point in destination */
vis_d64 *dp;
                      /* 8-byte aligned start point in dest. */
int
       off;
                      /* offset of address alignment in dest. */
int
        emask;
                     /* edge masks */
                     /* source data */
vis_d64 sd, s0, s1;
vis f32 sh, sl;
vis_f32 ff;
                      /* filter data */
vis_u32 fu;
vis_d64 thh, thl, tlh; /* termporaries */
vis_d64 tll, tdh, tdl;
vis d64 rdh, rdl;
                     /* intermediate results */
vis_d64 dd;
                      /* destination data */
vis_f32 dh, dl;
int n, k, num;
                     /* loop variables */
/* set GSR scale factor to 0, such that bits 16 to 31 of */
/* each vis_s32 component will be saved by vis_fpackfix() */
vis_write_gsr(0);
/* prepare the detination address */
da = (vis_u8 *) dst;
dp = (vis_d64 *) ((vis_addr) da & (~7));
off = (vis_addr) dp - (vis_addr) da;
dend = da + 2 * dlen - 1;
/* generate edge mask for the start point */
emask = vis_edge16(da, dend);
/* prepare the source address */
sa = (vis_u8 *) src;
num = ((vis_addr) dend >> 3) - ((vis_addr) da >> 3) + 1;
for (n = 0; n < num; n ++) {
    ss = sa;
    rdh = vis_fzero();
    rdl = vis_fzero();
```

```
for (k = 0; k < flen; k ++) {
    /* load 8 bytes of source data */
    sp = (vis_d64 *) vis_alignaddr(ss, off);
    s0 = sp[0];
    s1 = sp[1];
    sd = vis_faligndata(s0, s1);
    fu = (fir[k] \ll 16) \mid (fir[k] \& 0xffff);
    ff = vis_to_float(fu);
    sh = vis_read_hi(sd);
    sl = vis_read_lo(sd);
    thh = vis_fmuld8sux16(sh, ff);
    tlh = vis_fmuld8sux16(sl, ff);
    thl = vis_fmuld8ulx16(sh, ff);
    tll = vis_fmuld8ulx16(sl, ff);
    tdh = vis_fpadd32(thh, thl);
    tdl = vis_fpadd32(tlh, tll);
   rdh = vis_fpadd32(rdh, tdh);
    rdl = vis_fpadd32(rdl, tdl);
    ss += 2;
}
dh = vis_fpackfix(rdh);
dl = vis_fpackfix(rdl);
dd = vis_freg_pair(dh, dl);
/* store 8 bytes of result */
vis_pst_16(dd, dp, emask);
sa += 8;
dp ++;
/* prepare edge mask for the end point */
```

```
emask = vis_edge16(dp, dend);
}
```

# 5.6 Video Applications: Motion Vector Estimation

This example shows a single iteration of a motion vector estimation process. A 16×16 block of pixels of *frame2* is taken and a search within a specified area in *frame1* is performed to determine if something "similar" to the 16×16 block from frame2 exists. If it does, then a motion vector is estimated from this location. "similar" is estimated by the absolute sum of differences, "doff" between the two 16×16 blocks. The absolute sum of differences is computed in accordance with the following relationship:

$$diff = \sum_{i=0}^{15} \sum_{j=0}^{15} |frame1(i, j) - frame2(i, j)|$$

The speedup capability of VIS is illustrated by the loading and processing of eight bytes at a time. **vis\_pdist()** computes the absolute sum of differences among eight pixels at a time. Data of less than eight bytes are processed by plain unpartitioned C.

```
* f2x, f2y upper left corner of 16x16 block in frame 2
* sx, sy upper left corner of search area in frame 1
* sh, sw height and width of search area in frame 1
* dst pointer to first sample of destination data.
* /
{
  /* start point in frame1 */
  vis_u8 *sa1 = frame1 + fllb*fly + flx;
  vis_u8 *sa2 = frame2 + f2lb*f2y + f1x; /* start point in frame2 */
  vis_u8 *sl1, *sl2;
  vis d64 *sp1;
                         /* 8-byte aligned start point in frame1 */
  vis_d64 *sp2;
                        /* 8-byte aligned start point in frame2 */
  vis_d64 sd1, s11, s10;/* source data */
  vis_d64 sd2, s21, s20;
  vis_d64 accum;
                         /* accumulated sum of differences */
  union {vis_d64 d64;
          unsigned long long ull;} result;
  int
      i, j;
  int x, y, nx, ny, nx8;
  /* find intersection of search area and 16x16 block
  starting at (flx,fly) */
  x = max(sx, f1x);
  nx = min(sx+sw, f1x+16) - x; /* new width in bytes */
  y = max(sy, fly);
  ny = min(sy+sh, fly+16) - y; /* new height in bytes */
  if (nx <= 0 || ny <= 0) return 0;
  /* 16x16 block is outside search area */
  /* compute width in 8-byte units */
  nx8 = nx >> 3i
  accum = vis_fzero();
  sl1 = sa1; sl2 = sa2;
  /* row loop */
  for (j = 0; j < ny; j++) {
      for (i = 0; i < nx8; i++) {
          /* load 8 bytes of source data from farme1*/
```

```
sp1 = (vis_d64 *) vis_alignaddr(sa1, 0);
          s10 = sp1[0];
          s11 = sp1[1];
          sd1 = vis_faligndata(s10, s11);
          /* load 8 bytes of source data from farme2*/
          sp2 = (vis_d64 *) vis_alignaddr(sa2, 0);
          s20 = sp2[0];
          s21 = sp2[1];
          sd2 = vis_faligndata(s20, s21);
          accum = vis_pdist(sd1, sd2, accum);
          sa1 += 8;
          sa2 += 8;
      }
      sl1 = sa1 = sl1 + f1lb;
      s12 = sa2 = s12 + f21b;
  }
  /* process what's left over (nx%8) in plain c code */
  sal = sll = frame1 + fllb*fly + flx + nx8*8;
  sa2 = s12 = frame2 + f2lb*f2y + f1x + nx8*8;
  nx -= (nx8*8);
  if (nx) {
      for (j = 0; j < ny; j++) {
          for (i = 0; i < nx; i++) {
              accum += abs(*sa1 - *sa2);
              sa1++; sa2++;
          sl1 = sa1 = sl1 + fllb;
          s12 = sa2 = s12 + f21b;
  }
  result.d64 = accum;
  return result.ull;
}
```

# 6.1 Chapter Overview

This appendix provides some helpful hints and suggestions to consider when writing code for the UltraSPARC.

# 6.2 Using Compiler Optimization

Consider the following options during compiling and linking for additional optimization:

```
-fast
-xchip=[ultra|ultra2]
-xdepend
-xrestrict=[%all|f1,f2,...]
```

Please see the cc(1) man page for applicability of these options.

**Note:** Note: since -fast is a combination of options, if you use -fast with other options, it should come first. In this way, options specified later can override the options in -fast.

## 6.3 Using Preprocessing Directives

Consider the following pragmas for loops in your code:

```
#pragma pipeloop(n)
#pragma nomemorydepend
```

See "*Preprocessing Directives*" in *C User's Guide* (Part No: 805-4952) for applicability of these pragmas. It is available from the following URL:

http://docs.sun.com:80/ab2/coll.33.5/CUG/@Ab2PageView/9237

## 6.4 Minimization of Conditional Usage

In order to take full advantage of the Superscalar pipeline architecture, always use the most predictable instruction patterns and avoid the use of conditionals inside tight loops. If tempted to make use of branches to minimize memory references or computations, consider that in many cases this might actually impede the generation of efficient code. This occurs because branching inhibits the efficient grouping of instructions, resulting in inefficient use of the pipelined architecture of the UltraSPARC.

## 6.5 Dealing With Misaligned Data

VIS, typically deals in groups of four or eight data values at a time but your data may not be exact multiples of four or eight. When dealing with 2D image scan lines you can use <code>vis\_aligndata()</code> and <code>vis\_edge[8,16,32]()</code> instructions. There may be cases, however, where you might use some complex logic in combination with VIS instructions to deal with this. In such cases, it is typically best to write small "clean-up" loops for clarity rather than for speed, since on average we expect to spend a vanishing percentage of the run time there, and so you might prefer not to spend a significant portion of code development and debugging time on them. In addition, clever loop optimizations often slow down loops that are only executed a few times.

## 6.6 Cycle Expensive Operations

Reading and writing the GSR are cycle-expensive operations, so use them sparingly. **vis\_falignaddr()** is another cycle-expensive operation because it does not get grouped with any other instruction. You should typically use it outside a loop. When joining two *vis\_f32* variables into a single *vis\_d64* variable, the use of **vis\_freg\_pair()** offers an optimum way in comparison to using **vis\_write\_hi()** and **vis\_write\_lo()**. This is because the compiler attempts to minimize the number of floating-point move operations by a strategic use of register pairs.

# 6.7 Advantage of Using Pre-aligned Data

Use of vis\_alignaddr() and vis\_faliagndata() is required to access non-aligned data because most of the VIS instructions require 8-byte aligned data. However, vis\_alignaddr() is a cycle-expensive operation, because it does not get grouped with any other instruction. In some cases it takes 30% running time to deal with data alignment.

One way to avoid the penalty for **vis\_alignaddr()** and **vis\_faligndata()** is to use pre-aligned data: that is, using data that start at 8-byte aligned addresses (64-byte aligned addresses for code using block load/store instructions). A 64-byte aligned data block can be allocated with the following C code:

```
vis_u8 *buf;
vis_u8 *img; /* 64-byte aligned address */
buf = (vis_u8 *) malloc(imagesize + 64);
img = (vis_u8 *) ((vis_addr) buf & (~0x3f)) + 64;
```

In addition to pre-aligned data, if the image size is a multiple of eight (64 for code using block load and store), then the **vis\_edge8()** instructions can be removed to provide additional speed up. An example of a VIS implementation for image inversion, a general data format, and 8-byte pre-aligned data that is a multiple of eight image size is demonstrated in:

```
$VSDKHOME/examples/src/vis inverse8.c
```

## Index

#### **Numerics**

3D register 5

#### A

Addition and subtraction 38

Annex register file 19

Applications
database 8
floating-point 8

Arithmetic Instructions 38

Array Instructions 70

Arrays: array8, array16, array32 70

Audio Applications 110

#### В

Block load instructions 69 Block store Instructions 69 Blocked byte formatting 70 Byte aligned addresses 56

#### $\mathbf{C}$

Chapter content iv Compiler optimization 117 Conventions, textual iii Conversion, floating-point 30 Cycle exmpensive operations 118

#### D

Data
alignment 56
floating-point 28
misaligned 118
pre-aligned 119
Data Cache 12
Data Memory Management Unit 14
Data types 26
Database
application 8
Directives, preprocessing 117
Documents, related v
Double precision register 2
Dual Pipeline. 17

#### E

Executions, floating-point 20 External Cache 14

#### F

FGop, See Floating-point/Graphics Operation FGU, See Floating-point/Graphics Unit Fixed Data Formats 27 Floating-point application 8 conversion 30 data 28 execution 20 Floating-point (continued) M instruction 16, 18 Major functional units 5 move 30, 118 Minimization of conditional usage 118 operation 6, 11 Misaligned data 118 pipe 2, 16, 18–19 queue 16 Moves, floating-point 30, 118 register 1, 12, 18, 28, 30-31, 67-69, 74, 108 Multiply instructions 41-42, 44, 47 result 20 variable 31 O Floating-point unit (FPU) 1 **Operations** Floating-point/Graphics Operation (FGop) 11 floating-point 6, 11 Floating-point/Graphics Unit (FGU) 5-6, 11, 18 Floating-point/Graphics Operation (FGop) FPU, See Floating-point unit Optimization 117 Overviews G Chapter 11 Chapter 2 5 Generating a mask 58 Chapter 3 21 Global register 14 Chapter 4 25 **Graphics applications 108** Chapter 5 75 Graphics Status Register 28, 48 Chapter 6 117 Graphics status register (GSR) 1 manual iii GSR, See Graphics status register P Н Partitioned data formats 27 How to use this book iii PDU, See Prefetch and Dispatch Unit Pipes, floating-point 2, 16, 18-19 I **Pixel Compare Instructions 35** ICRF, See Integer Core Register File Pixel formatting instructions 48 IEU, See Integer Execution Unit Pre-aligned data 119 Prefetch and Dispatch Unit (PDU) 5, 7, 9, 18-19 **Imaging applications 92** Instructions, floating-point 16, 18 Preprocessing directives 117 **Processor Pipeline 16** Integer Core Register File (ICRF) 18 Integer Execution Unit (IEU) 5-6, 9-10, 16 Integer register file 18 Integer, result 20 Queues, floating-point 16 I. R Load 66 Read and write to registers 28-31 Load Buffer 12 Read-only register 14 Load Store Unit (LSU) 6, 12, 14, 16 references, general v **Logical Instructions 32** Register files Logical operations 33 annex 19 LSU. See Load Store Unit integer 18

| Register files (continued) Integer Core Register File (ICRF) 18  Registers 3D 5 double precision 2 floating-point 1, 12, 18, 28, 30–31, 67–69, 74, 108 global 14 graphics status (GSR) 1 read-only 14  Related documents v  Results floating-point 20 integer 20 | vis_fcmptgt() 36 vis_fcmptle() 36 vis_fcmptlt() 36 vis_fcmptne() 36 vis_fcmptne() 54 vis_fmul8sux16() 44, 48 vis_fmul8ulx16() 44, 48 vis_fmul8x16() 41, 43, 54 vis_fmul8x16al() 43 vis_fmul8x16au() 43 vis_fnot() 33 vis_fnots() 33 vis_fone() 32 |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| S                                                                                                                                                                                                                                                                | vis_fones() 32                                                                                                                                                                                                                                    |  |  |
| Save 66                                                                                                                                                                                                                                                          | vis_fpack16() 49                                                                                                                                                                                                                                  |  |  |
| Short loads 67                                                                                                                                                                                                                                                   | vis_fpack32() 51                                                                                                                                                                                                                                  |  |  |
| Short stores 67                                                                                                                                                                                                                                                  | vis_fpackfix() 28, 52                                                                                                                                                                                                                             |  |  |
| SPARC iii, v, 1, 5, 22-24, 73, 81                                                                                                                                                                                                                                | vis_fpadd16() 38-39                                                                                                                                                                                                                               |  |  |
| Store Buffer 14                                                                                                                                                                                                                                                  | vis_fpadd16s() 39                                                                                                                                                                                                                                 |  |  |
| System Interface 15                                                                                                                                                                                                                                              | vis_fpadd32() 39                                                                                                                                                                                                                                  |  |  |
| •                                                                                                                                                                                                                                                                | vis_fpadd32s() 39                                                                                                                                                                                                                                 |  |  |
| T                                                                                                                                                                                                                                                                | vis_fpmerge() 55                                                                                                                                                                                                                                  |  |  |
| T_EdgeMask 59                                                                                                                                                                                                                                                    | vis_fpsub16() 38-39                                                                                                                                                                                                                               |  |  |
| Textual conventions iii                                                                                                                                                                                                                                          | vis_fpsub16s() 39                                                                                                                                                                                                                                 |  |  |
|                                                                                                                                                                                                                                                                  | vis_fpsub32() 39                                                                                                                                                                                                                                  |  |  |
| U                                                                                                                                                                                                                                                                | vis_fpsub32s() 39                                                                                                                                                                                                                                 |  |  |
| UltraSPARC iii, 1, 5–7, 9, 14–17, 20–24, 69, 117–118                                                                                                                                                                                                             | vis_freg_pair() 29-30                                                                                                                                                                                                                             |  |  |
| Utility inlines 28                                                                                                                                                                                                                                               | vis_fsrc() 33                                                                                                                                                                                                                                     |  |  |
| ethity milies 20                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                   |  |  |
|                                                                                                                                                                                                                                                                  | vis_fsrcs() 33                                                                                                                                                                                                                                    |  |  |
| ${f V}$                                                                                                                                                                                                                                                          | vis_fzero() 32                                                                                                                                                                                                                                    |  |  |
| V                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                   |  |  |
| Variables, floating-point 31                                                                                                                                                                                                                                     | vis_fzero() 32                                                                                                                                                                                                                                    |  |  |
| Variables, floating-point 31<br>Video Applications 113                                                                                                                                                                                                           | vis_fzero() 32<br>vis_fzeros() 32                                                                                                                                                                                                                 |  |  |
| Variables, floating-point 31<br>Video Applications 113<br>vis 30, 32, 47, 58–59, 68, 74                                                                                                                                                                          | vis_fzero() 32<br>vis_fzeros() 32<br>vis_pst_8() 66                                                                                                                                                                                               |  |  |
| Variables, floating-point 31<br>Video Applications 113<br>vis 30, 32, 47, 58–59, 68, 74<br>VIS application                                                                                                                                                       | vis_fzero() 32<br>vis_fzeros() 32<br>vis_pst_8() 66<br>vis_read_gsr() 28                                                                                                                                                                          |  |  |
| Variables, floating-point 31<br>Video Applications 113<br>vis 30, 32, 47, 58–59, 68, 74                                                                                                                                                                          | vis_fzero() 32<br>vis_fzeros() 32<br>vis_pst_8() 66<br>vis_read_gsr() 28<br>vis_read_hi() 29<br>vis_read_lo() 29<br>vis_to_double() 32                                                                                                            |  |  |
| Variables, floating-point 31 Video Applications 113 vis 30, 32, 47, 58–59, 68, 74 VIS application 32-bit 22                                                                                                                                                      | vis_fzero() 32<br>vis_fzeros() 32<br>vis_pst_8() 66<br>vis_read_gsr() 28<br>vis_read_hi() 29<br>vis_read_lo() 29                                                                                                                                  |  |  |
| Variables, floating-point 31 Video Applications 113 vis 30, 32, 47, 58–59, 68, 74 VIS application 32-bit 22 64-bit 23                                                                                                                                            | vis_fzero() 32<br>vis_fzeros() 32<br>vis_pst_8() 66<br>vis_read_gsr() 28<br>vis_read_hi() 29<br>vis_read_lo() 29<br>vis_to_double() 32                                                                                                            |  |  |
| Variables, floating-point 31 Video Applications 113 vis 30, 32, 47, 58–59, 68, 74 VIS application 32-bit 22 64-bit 23 vis_alignaddr() 56                                                                                                                         | vis_fzero() 32<br>vis_fzeros() 32<br>vis_pst_8() 66<br>vis_read_gsr() 28<br>vis_read_hi() 29<br>vis_read_lo() 29<br>vis_to_double() 32<br>vis_to_double_dup() 32                                                                                  |  |  |
| Variables, floating-point 31 Video Applications 113 vis 30, 32, 47, 58–59, 68, 74 VIS application                                                                                                                                                                | vis_fzero() 32<br>vis_fzeros() 32<br>vis_pst_8() 66<br>vis_read_gsr() 28<br>vis_read_hi() 29<br>vis_read_lo() 29<br>vis_to_double() 32<br>vis_to_double_dup() 32<br>vis_to_float() 31                                                             |  |  |
| Variables, floating-point 31 Video Applications 113 vis 30, 32, 47, 58–59, 68, 74 VIS application 32-bit 22 64-bit 23 vis_alignaddr() 56 vis_edge32() 59 vis_faligndata() 56                                                                                     | vis_fzero() 32<br>vis_fzeros() 32<br>vis_pst_8() 66<br>vis_read_gsr() 28<br>vis_read_hi() 29<br>vis_read_lo() 29<br>vis_to_double() 32<br>vis_to_double_dup() 32<br>vis_to_float() 31<br>vis_write_gsr() 28                                       |  |  |



Write and Read GSR 28 Write mask 66



Microelectronics Division

901 San Antonio Road Palo Alto, CA 94303-4900 USA 800/681-8845 http://www.sun.com/microelectronics

Part Number: 805-1394-02

 ${\small \complement}1999$  Sun Microsystems, Inc. All Rights reserved.

THE INFORMATION CONTAINED IN THIS DOCUMENT IS PROVIDED "AS IS" WITHOUT ANY EXPRESS REPRESENTATIONS OF WARRANTIES. IN ADDITION, SUN MICROSYSTEMS, INC. DISCLAIMS ALL IMPLIED REPRESENTATIONS AND WARRANTIES, INCLUDING ANY WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTURAL PROPERTY RIGHTS.

This document contains proprietary information of Sun Microsystems, Inc. or under license from third parties. No part of this document may be reproduced in any form or by any means or transferred to any third party without the prior written consent of Sun Microsystems. Inc.

Sun, Sun Microsystems and the Sun Logo are trademarks or registered trademarks of Sun Microsystems, Inc. in the United States and other countries. All SPARC trademarks are based upon an architecture developed by Sun Microsystems, Inc.

The information contained in this document is not designed or intended for use in on-line control of aircraft, aircraft navigation or aircraft communications; or in the design, construction, operation or maintenance of any nuclear facility. Sun disclaims any express or implied warranty of fitness for such uses.