# Digital Design and Computer Organization Laboratory Hackathon 2024

# 3rd Semester, Academic Year 2024

Date: 20/11/2024

| Name:                | SRN:          | Section: H |
|----------------------|---------------|------------|
| Rithvik Rajesh Matta | PES2UG23CS485 | Team: 5    |
| Rishi A Sheth        | PES2UG23CS479 |            |
| Rohan                | PES2UG23CS489 |            |
| Ritesh M             | PES2UG23CS483 |            |

- Design a iverilog code for ALU, register file and concatenate Alu Reg for
- 8-bit processor which will take 2-bit op code to perform only logical (and, or, Nand ,nor) operation
- Memory should have 8 registers of each size of eight bit and save the result in one of the registers and perform read operation to know the output.

## **DESIGN FILE CODE:**

```
on 7 new 7 % processorv
module ALU (
input (7:0) A,
input [7:0] B,
input [1:0] opcode,
output reg [7:0] result
           endmodule
module RegisterFile {
   input clk,
   input [2:0] write_addr,
   input [7:0] write_data,
   input write_enable,
   input [2:0] read_addr,
   output reg [7:0] read_data
            always @(posedge clk) begin
   if (write_enable) begin
       registers[write_addr] <= write_data;</pre>
           always @(*) begin
read_data = registers[read_addr];
end
endmodule
        dule Processor (
input clk,
input [7:0] A,
input [7:0] B,
input [1:0] opcode,
input [2:0] write_addr,
input write_enable,
input [2:0] read_addr,
output [2:0] read_addr,
           ALU alu (
.A(A),
.B(B),
.opcode(opcode),
.result(alu_result)
           RegisterFile reg_file (
.clk(clk),
.write_addr(write_addr),
.write_data(alu_result),
                        .write_enable(write_enable),
.read_addr(read_addr),
.read_data(read_data)
```

# **TESTBENCH FILE CODE:**

## **TERMINAL:**

```
• rtk5@penguin:~/PES/DDC0-sem-3/Hackathon/new$ iverilog -o test processor.v processor_tb.v
• rtk5@penguin:~/PES/DDCO-sem-3/Hackathon/new$ vvp test
 VCD info: dumpfile processor_tb.vcd opened for output.
 Inputs: A = 11001100, B = 10101010, Opcode = 00
 AND Result: 10001000
 Inputs: A = 11001100, B = 10101010, Opcode = 01
 OR Result: 11101110
 Inputs: A = 11001100, B = 10101010, Opcode = 10
 NAND Result: 01110111
 Inputs: A = 11001100, B = 10101010, Opcode = 11
 NOR Result: 00010001
• rtk5@penguin:~/PES/DDCO-sem-3/Hackathon/new$ gtkwave processor_tb.vcd
 GTKWave Analyzer v3.3.118 (w)1999-2023 BSI
 [0] start time.
 [90] end time.
 GTKWAVE | Touch screen detected, enabling gestures.
 rtk5@penguin:~/PES/DDCO-sem-3/Hackathon/new$
```

## **GTKWAVE:**



