# Benchmarking Virtual Network Functions on competing hardware platforms - A green approach

Rubens Figueiredo Hagen Woesner

May 6, 2022

## 1 Introduction

## Cite all of this - http://dx.doi.org/10.1016/j.jnca.2015.07.016

Following the expansion of network services and the diversification of users using these services is a trend of increasing energy consumption. Current estimates for total Information and Communication Technologies (ICT) contribution of Greenhouse Gas Emissions (GHG) is 1.4-2%, of which the larger contributor of energy consumed are the access networks (around 70% of total power consumption). Considering Control and User Plane Separation (CUPS), most power consumption comes from the user plane, where packet processing functionalities dimensioned to serve very high traffic rates under stringent requirements may increase energy consumption.

Thus in order to study the environmental impact of different access technologies with sufficient enough detail to drive larger scale adoption of energy efficient systems, there is a need to benchmark the different building blocks of access networks systems. These new "green" requirements however, must not conflict with the reliability and availability of existing and next generation networks, in terms of throughput and latency, for example.

Under this light, we propose a study to comparatively profile the performance of Network Functions (NFs) deployed at the termination of the access network. Typically deployed by a Broadband Network Gateway (BNG), this service is responsible for different services like the authentication of users, assigning of IP addresses, traffic shaping and so on. With Network Function Virtualization (NFV), this service is able to be deployed in different hardware configurations, which may present performance advantages comparatively to the alternatives.

Our goal is to characterise hardware accelerators primarily by their environmental impact. When different hardware accelerators perform the same function, under the same configuration parameters (queue lengths, memory resources, CPU allocation, ...), the power consumption and energy efficiency can be evaluated and compared. This should help answer the following questions.

- Under which conditions is a choice of hardware platform less environmentally impactful as others?
- Which metrics to analyse when analysing the energy consumption of NFV HWA (hardware accelerators)?
- How to measure GHG emissions generated by a component of the access networks?

Research hypothesis The hardware platforms will show different energy consumption responses to different workloads.

# 2 Research methodology

## 2.1 BNG Dataplane Pipelines

#### 2.1.1 Dataplanes

Traditional network architectures, where dedicated devices are deployed to perform network functions like firewalling, NAT, ... are being converted to Network Function Virtualization (NFV) based architectures. This is justified by reductions in CAPEX and OPEX, since it opens up the possibility of using COTS hardware to deploy the same functions, and re utilising the same hardware in more flexible ways. However, this also creates a tradeoff where the performance of the NF may be reduced, due to the overhead of virtualisation [1]. Disaggregation of the VFs into subprograms that can be executed across different dataplanes and the independent offloading of the VF via different hardware resources may provide an insight to address these challenges [2].

#### This increases management and operation complexity!!



Figure 1: VF pipeline and representation of the available hardware resources for accelerating the pipeline

The notion of "splitting" the NF execution is based on the decomposition of a VNF pipeline into multiple sub-applications, managed either manually or by an agent responsible to allocate resources to each application such as [2]. This paradigm could allow for smarter resource allocations strategies by tailoring the sub-application to specific hardware resources or for the system to quickly and autonomously reacting to failures. Figure 1 shows a possible split of functionality, and the existing hardware resources to accelerate the BNG VF. Not represented in figure 1 is the possibility of other VFs sharing the same resource space.

In the BNG case, packet operations like encapsulation and decapsulation and header manipulation can be implemented in a programmable device like a Tofino, whereas this same device could not support the hierarchical traffic shaping methods required by todays operators. In table 1 we synthesise the considered forwarding device configurations and mixes thereof, the direction of traffic considered for the tests, and the deployed virtual functions. Figure 2 displays the considered dataplane split for the Tofino and FPGA combination. This pipeline representation was adapted from [3]. Represented in this figure is the classification of the implemented P4 tables by Virtual Function Building Block (BB) as per [4]. These building blocks are used to decompose and classify a particular function. This classification is relevant to the study of VFs as the positioning of a BB could affect the performance of the service. As an example, packets flowing in the downstream direction (core to access) are first processed by the Tofino, shaped by the FPGA and re enter the Tofino before exiting the device. While the added latency of packets flowing through the Tofino twice is negligible [3], for other HWA that might not be true.

| Accelerator                | Traffic direction | $\mathbf{VNFs}$                  |
|----------------------------|-------------------|----------------------------------|
| Host (x86)                 | Upstream          | Classifier + Forwarding          |
| $\operatorname{SmartNIC}$  | Upstream          | Classifier + Forwarding          |
| Tofino                     | Upstream          | Classifier + Forwarding          |
| Tofino + FPGA              | Downstream        | Classifier + Forwarding + HQoS   |
| SmartNIC + Host            | Downstream        | Classifier + Forwarding + HQoS   |
| $SmartNIC + SmartNIC^{-1}$ | Downstream        | Classifier + Forwarding + $HQoS$ |

Table 1: Hardware accelerator combinations and the tested cases



Figure 2: Packet flow of the BNG userplane, adapted from [3]. In yellow are the control blocks applied to all packets, in red control blocks for upstream and blue for downstream. Additionally, for each of the tables represented in the image there is a proposal of classification of the function BB. [4] Acronyms: HR: Header Read; HW: Header Write; TL: Table lookup; FA: Flow Action.

#### 2.1.2 Control Planes

Talk a bit about the BNG-HAL, left this part out for "brevity"

## 2.2 Components and Systems under test

Figure 4 shows the planned testbed for benchmarking the different platforms. The goal of the effort is to study the energy consumption performance of different DBNG solutions based on the competing hardware platforms.



Figure 3: Planned testbed of the multiple dataplanes

The hardware under study is in table 2. These platforms where chosen as they provide 3 different solutions to deploy the DBNG-UP.

- General purpose CPU This shall be a general purpose x86, and the UP will run on VPP. Also deploy a T4P4S based DPDK container.
- **Netronome SmartNIC** The Netronome 4000, and the UP will run on a DPDK application compiled from T4P4S.
- CASWELL 5056 A combination between the Intel Tofino ASIC and Stratix FPGA. The P4 pipeline will run on the Tofino, and the FPGA run the traffic shaping application.

| Accelerator | $\mathbf{Model}$ | Target                 |
|-------------|------------------|------------------------|
| x86         | Intel            | DPDK                   |
| ASIC        | Tofino           | Intel SDE/ P4          |
| FPGA        | Stratix 10       | Traffic shaping engine |
| SmartNIC    | Netronome 4000   | DPDK                   |

Table 2: Hardware considered for building the testbed

Redesign this table in terms of Device Under Test/ Component Under Study

## 2.3 Measurements

Comprehensive performance comparisons of HWAs are essential to drive the adoption of systems that correctly serve the needs of the services. However, due to the heterogeneous nature of the different HWA, it is a complex task to find performance metrics that accurately account for all available designs [5]. Typical metrics for benchmarking the BNG include throughput and latency [3] [6]. To ensure the measurements performed are meaningful, it is necessary to identify the Maximal Forwarding Rate  $(R^+)$  [5]. This rate is defined as the maximum packet forwarding rate achieved before packet losses, and similarly to [5], we study the throughput, latency and jitter achieved at low, average and high load compared to  $R^+$ . This metrics could allow us to compare the different optimal operating point for the systems under test.

#### Can we compare $R^+$ for different link BWs?

The following metrics were considered for the study.

- Latency and Jitter @  $R^+$  (µs)
- Energy consumed/ bit (W/bit/s = J/bit [7])
- CO<sub>2</sub>-e emitted / bit (kg/bit)

Is this just derived from the energy consumed? Less energy consumed = less co2 emitted. Is it possible to estimate how much energy consumed are derived from renewable sources?

- Simultaneous supported sessions [3]
- Traffic is shaped accurately [3]

Parameters and Factors

- System Parameters
  - P4 Table size?
- Workload Parameters
  - Traffic direction
  - Number of clients
  - Packet size
  - Packets per second

Further measurements will be taken based on the specific platform requirements. For example, we are interested in the energy consumption of the DPDK backend, and its scalability. How many VFs can there be deployed, and how does horizontal scaling of the DPDK processes affect the energy consumption. Possibly also investigate the performance differences between DPDK PMD drivers. Similarly for the SmartNIC, we are also interested in the horizontal scaling of the UP.

## 3 Expected Results and (Future) Discussion



Figure 4: Ideal and realistic power consumption characteristics for network equipment, taken from [8]

## References

- [1] G. P. Sharma, W. Tavernier, D. Colle, and M. Pickavet, "VNF-AAPC: Accelerator-aware VNF placement and chaining," *Computer Networks*, vol. 177, p. 107329, Aug. 2020.
- [2] N. Sultana, J. Sonchack, H. Giesen, I. Pedisich, Z. Han, N. Shyamkumar, S. Burad, A. DeHon, and B. T. Loo, "Flightplan: Dataplane Disaggregation and Placement for P4 Programs," in 18th USENIX Symposium on Networked Systems Design and Implementation (NSDI 21), pp. 571–592, USENIX Association, Apr. 2021.
- [3] R. Kundel, L. Nobach, J. Blendin, W. Maas, A. Zimber, H.-J. Kolbe, G. Schyguda, V. Gurevich, R. Hark, B. Koldehofe, and others, "OpenBNG: Central office network functions on programmable data plane hardware," *International Journal of Network Management*, vol. 31, no. 1, p. e2134, 2021. Publisher: Wiley Online Library.
- [4] L. Linguaglossa, S. Lange, S. Pontarelli, G. Retvari, D. Rossi, T. Zinner, R. Bifulco, M. Jarschel, and G. Bianchi, "Survey of Performance Acceleration Techniques for Network Function Virtualization," Proceedings of the IEEE, vol. 107, pp. 746–764, Apr. 2019.
- [5] T. Zhang, L. Linguaglossa, M. Gallo, P. Giaccone, L. Iannone, and J. Roberts, "Comparing the performance of state-of-the-art software switches for NFV," in *Proceedings of the 15th International Conference on Emerging Networking Experiments And Technologies*, (Orlando Florida), pp. 68–81, ACM, Dec. 2019.
- [6] K. Rusek, J. Suárez-Varela, A. Mestres, P. Barlet-Ros, and A. Cabellos-Aparicio, "Unveiling the potential of Graph Neural Networks for network modeling and optimization in SDN," in *Proceedings of the 2019 ACM Symposium on SDN Research*, (San Jose CA USA), pp. 140–151, ACM, Apr. 2019.
- [7] Al-Ghathian, "Energy Consumption and Environmental Implications of Wired Access Networks," American Journal of Engineering and Applied Sciences, vol. 4, pp. 531–539, Apr. 2011.
- [8] P. Mahadevan, P. Sharma, S. Banerjee, and P. Ranganathan, "A Power Benchmarking Framework for Network Devices," in NETWORKING 2009 (L. Fratta, H. Schulzrinne, Y. Takahashi, and O. Spaniol, eds.), vol. 5550, pp. 795–808, Berlin, Heidelberg: Springer Berlin Heidelberg, 2009. Series Title: Lecture Notes in Computer Science.