# **Final Project:**

# CNN Accelerator for MNIST Classification

20201082 H. Kim, 20211184 H. Yang

### I. Used Quantization methods

### 1. Binary Neural Network (BNN)

In this project, binary neural network (BNN) was used for better hardware utilization. To do so, we binarized weights and activation to -1 and 1 with binary\_quantization function as shown below, based on the value of threshold.

```
def binary_quantization(input_array, threshold=threshold, binary_range=(-1.0, 1.0)):
    binary_min, binary_max = binary_range

if isinstance(input_array, torch.Tensor):
    input_array = input_array.numpy()

if isinstance(threshold, torch.Tensor):
    threshold = threshold.item()

quantized_array = np.where(input_array >= threshold, binary_max, binary_min)

return torch.tensor(quantized_array, dtype=torch.float32)
```

Figure 1 Binary Quantization

### 2. Input Binarization

Here, the value of threshold is set by visualizing each label.

Figure 2 Original MNIST Data

With simulation, the best threshold for our model was 0.2.

Figure 3 Tested Quantized MNIST Images from threshold 0.1 to 0.9, and concluded that 0.2 shows the clearest image.

### 3. Weight Binarization / Activation Binarization

```
# Binary Activation (Applied STE for sign function)
class BinaryActivation(torch.autograd.Function):
   @staticmethod
   def forward(ctx, input):
       output = torch.sign(input)
       ctx.save_for_backward(input)
       return output
   @staticmethod
   def backward(ctx, grad output):
       input, = ctx.saved tensors
       grad input = grad output * (1 - torch.tanh(input) ** 2)
       #grad_input = grad_output * (torch.abs(input) <= 1).float()</pre>
       #grad_input = grad_output * (1 - input / (1 + torch.abs(input)) ** 2)
       return grad_input
class BinaryWeights(torch.autograd.Function):
   @staticmethod
   def forward(ctx, weights):
       return torch.sign(weights) # Forward -> binarize weights
   @staticmethod
   def backward(ctx, grad output):
       return grad output # Backward -> apply STE
```

Figure 4 Activation Binarization

In case of sign function, the back propagation is not applied thus we used a STE method which is:

```
grad_input \approx 1 - \tanh^2 x
```

It is derived from the derivative properties of the hyperbolic tangent (tanh)

function. The tanh function is defined as:

$$tanh(x) = \frac{e^x - e^{-x}}{e^x + e^{-x}}$$

Its range is (-1,1), with values approaching 1 as  $x \to \infty$  and -1 as  $x \to -\infty$ . The square of  $\tanh(x)$  spans the range [0,1) and describes how closely the value of  $\tanh(x)$  approaches its upper bound. The derivative of  $\tanh(x)$  is:

$$\frac{d}{dx}\tanh(x) = 1 - \tanh^2(x)$$

Here, the equation grad\_input  $\approx 1 - \tanh^2(x)$  works because it is derivative of approximated sign function.

However, there are a few drawbacks to this method.

#### 1. Precision Near Zero

Around x = 0, the approximation may deviate significantly from the true sign function due to the nature of tanh(x), which does not change abruptly at x = 0.

# 2. Approximation Error

For extreme values of x,  $1 - \tanh^2(x)$  does not converge exactly to  $\pm 1$ , leading to slight inaccuracies compared to the ideal sign function.

Thus, the proposed method for sign function results in a reduction of final accuracy. This could be resolved by avoiding the values near zero to be determined incorrectly, with other methods.

```
def _forward_features(self, x):
    x = binary_quantization(x)

binary_conv1_weight = BinaryWeights.apply(self.conv1.weight)
    x = F.conv2d(x, binary_conv1_weight, stride=1)
    #x = F.relu(x)
    x = BinaryActivation.apply(x)

binary_conv2_weight = BinaryWeights.apply(self.conv2.weight)
    x = F.conv2d(x, binary_conv2_weight, stride=1)
    #x = F.relu(x)
    x = BinaryActivation.apply(x)

x = F.avg_pool2d(x, 2)
    x = BinaryActivation.apply(x)

return x
```

Figure 5 In BinaryNN function, BinaryActivation functions were applied between each layer.

The training step was done with binarization functions between each layer.

```
# Weight Initialization

def initialize_weights(model):

for m in model.modules():

if isinstance(m, nn.Conv2d) or isinstance(m, nn.Linear):

nn.init.xavier_uniform_(m.weight)

# Dataset load / Transform definition

transform = transforms.Compose([

transforms.ToTensor(),

transforms.Normalize((0.0,), (1.0,))

])
```

For better accuracy, image normalization and appropriate weight initialization function were used.

```
train_loader = DataLoader(train_dataset, batch_size=32, shuffle=True)
test_loader = DataLoader(test_dataset, batch_size=32, shuffle=False)

# model, loss function, and optimizer
model = BinaryNN()
initialize_weights(model)
criterion = nn.CrossEntropyLoss()
# optimizer = optim.SGD(model.parameters(), lr=0.01, momentum=0.9)
optimizer = optim.Adam(model.parameters(), lr=0.001)
```

For BNN, smaller batch size leads to better training thus we've set the batch size to 32. For gradient descent method, we used Adam.

```
Epoch [1/10], Loss: 7.8605, Accuracy: 80.74%

Epoch [2/10], Loss: 5.9129, Accuracy: 85.65%

Epoch [3/10], Loss: 5.7389, Accuracy: 86.14%

Epoch [4/10], Loss: 5.2453, Accuracy: 87.34%

Epoch [5/10], Loss: 4.7340, Accuracy: 88.55%

Epoch [6/10], Loss: 4.0968, Accuracy: 89.48%

Epoch [7/10], Loss: 4.0990, Accuracy: 89.52%

Epoch [8/10], Loss: 3.8908, Accuracy: 89.69%

Epoch [9/10], Loss: 3.5470, Accuracy: 90.52%

Epoch [10/10], Loss: 3.0475, Accuracy: 91.33%
```

Figure 6 Training result of BNN

The training results are shown above.

# 4. Quantization Performance (Inference Accuracy)

The inference accuracy of quantized BNN was 93.62%

```
88% atch 620: Accuracy = 93.72%
90% atch 640: Accuracy = 93.75%
94% atch 660: Accuracy = 93.77%
96% atch 680: Accuracy = 93.69%
100% Final Accuracy: 93.62%
```

while FP32 showed 98.26% accuracy.



#### II. Hardware Architecture

### 1. XNOR and Popcount

The weights and activation, which was set as -1 and 1 in software, is assigned to 0 and 1 in hardware. In hardware, we can implement multiplication of weights and activations in software with XNOR operation, and addition with popcount.

| A  | В  | Result | A | В | Result | XNOR |
|----|----|--------|---|---|--------|------|
| -1 | -1 | 1      | 0 | 0 | 1      | 1    |
| -1 | 1  | -1     | 0 | 1 | 0      | 0    |
| 1  | -1 | -1     | 1 | 0 | 0      | 0    |
| 1  | 1  | 1      | 1 | 1 | 1      | 1    |

Figure 7 Results of XNOR is the equivalent with Multiplication of BNN.



Figure 8 Popcount can replace Summation Results in convolution when BNN.

In weight binarization step, we save trained weights in .npy file in two different ways: -1/1 for software computation and 0/1 for hardware computation.



The one with weight values of -1 and 1 was used on inference step in CPU (for

verifying pretrained model), while the one with weight values of 0 and 1 was used to hardware design.

```
torchdict = torch.load('model.pth')
numpydict = {}
def binarize_and_convert_to_uint8(tensor):
 binary_tensor = torch.sign(tensor) # -1 & 1
  binary_tensor = (binary_tensor + 1) // 2 # mapping to 0 & 1
return binary_tensor.to(dtype=torch.int8) # uint8
conv1_weight = torch.tensor(torchdict['conv1.weight'])
binary_conv1_weight = binarize_and_convert_to_uint8(conv1_weight)
numpydict['conv1w'] = binary_conv1_weight.numpy()
conv2_weight = torch.tensor(torchdict['conv2.weight'])
binary_conv2_weight = binarize_and_convert_to_uint8(conv2_weight)
numpydict['conv2w'] = binary_conv2_weight.numpy()
fc_weight = torch.tensor(torchdict['fc.weight'])
binary_fc_weight = binarize_and_convert_to_uint8(fc_weight)
numpydict['fc3w'] = binary_fc_weight.numpy()
# binarized weights saved as .npy
np.save('binary_model_uint8_01.npy', numpydict, allow_pickle=True)
```

Figure 9 Creation of numpy file based on model file.

```
# Feed-forward function
# v def feed_forward(X0):

X0 = binary_quantization(X0)

X0 = torch.tensor(X0.reshape(-1, 1, 28, 28), dtype=torch.float32) # Shape: [batch_size, 1, 28, 28]

# Conv1

X1 = F.conv2d(X0, conv1w) # Shape: [batch_size, 16, 26, 26]

X1 = binary_quantization(X1, threshold=0.0)

# Conv2

X2 = F.conv2d(X1, conv2w) # Shape: [batch_size, 16, 24, 24]

X2 = binary_quantization(X2, threshold=0.0)

# Avg Pooling
A2 = avg_pool2d(X2, kernel_size=2, stride=2) # Shape: [batch_size, 16, 12, 12]
A2 = binary_quantization(A2, threshold=0.0)

A2 = A2.view(A2.size(0), -1) # Flatten to [batch_size, 2304]

# Fully connected layer
X3 = A2 @ fc3w.T # Shape: [batch_size, 10]
return X3
```

With the weights saved as numpy files, the verification of model is done by evaluating accuracy when going through the same algorithm with hardware as forward propagation.

```
atch
 82%
atch
85%
atch
 88%
atch 620: Accuracy = 93.72%
91%
atch 640:
          Accuracy = 93.75\%
94%
atch 660: Accuracy = 93.77%
 97%
atch 680: Accuracy = 93.69%
100%
Final Accuracy: 93.62
```

Inferencing gives us 93.62% accuracy as well as training step.

The popcount is done with LUT which reduces latency.

In our hardware implementation, we utilized uint8\_t and uint16\_t data types, which adhere to the C++ standard. Consequently, a custom packing method was developed to support XNOR and popcount operations. Although the ap\_uint<> format offered a more efficient alternative, time constraints prevented us from revising the architecture to incorporate it.

# 2. Bit Packing



Figure 1 0 Data Dimension transformation after Bit Packing

The 3x3 kernel-based convolution operation was implemented using the IM2COL approach, as illustrated in the figure. This method transforms the input data into a column-major matrix, enabling efficient computation. In this case, for a 28x28 MNIST input, the sliding window approach is replaced with IM2COL to optimize for parallel computation, significantly improving hardware performance for operations involving small kernels.

By flattening the overlapping regions into a structured matrix, the convolution process becomes better suited for matrix multiplication, facilitating parallelism and hardware acceleration.



Figure 1 1 Filling Remaining Slots of uint16 without effecting popcount result

As a result, each 3x3 kernel region contains a total of 9 bits of data. For the image data, the upper 7 bits are padded with zeros, while for the weights, the upper 7 bits are padded with ones. This ensures that the XNOR operation produces a base value of -7. Consequently, the binary activation function in hardware is implemented with -7 as the threshold. This approach is applied specifically to conv1w and conv2w, whereas the fc\_weight fully utilizes all 8 bits for packing.



The weights, packed according to the defined rules, are hardcoded into a header file to maintain weight stationarity during computation. This ensures efficient access and reuse of weights throughout the operation.

#### III. Parallelization

### 1. Input Stream

The MNIST images are received directly using an input stream without any preprocessing. An input stream refers to a sequential flow of data, where each element (e.g., pixel values) is transmitted in a pipeline-like manner. This method is particularly efficient for hardware accelerators as it minimizes memory latency and allows real-time data ingestion. The input stream delivers grayscale MNIST images of size 28x28 as 8-bit unsigned integers (uint8\_t).

The load\_input function loads the data from the input stream into a 3D array input\_image for further processing. The data from the stream is accessed using the pop\_stream function, which extracts pixel values sequentially. The indices are computed based on the batch index (t), row, and column to correctly map the streamed data into the 3D array.

Figure 1 2 Load input with Input Stream

- AXI\_VAL\_uint8: Represents the input stream data type for AXI interfaces.
- pop\_stream: Extracts values from the stream one by one.

The indices ensure that the pixels are placed in the correct position in the input\_image array for each batch, row, and column.

#### 2. IM2COL

Once the MNIST images are loaded, they are preprocessed using the IM2COL technique to prepare for convolution. IM2COL stands for "Image-

to-Column," which is a method that rearranges image data into a structured matrix to align with matrix multiplication. It converts overlapping regions of an image, based on the kernel size (3x3 in this case), into contiguous columns. This transformation enables parallel computation of convolution operations, particularly when used with matrix multiplication hardware accelerators.

In the pre\_processing function, the 3x3 regions of each image are packed into a 9-bit representation and stored as a 16-bit value (uint16\_t). Each bit in the packed value corresponds to a single pixel in the 3x3 window, shifted into the correct position:

- Bit 8 to Bit 0: Represent the 9 pixels of the 3x3 region, extracted using bitwise AND
  (&) and shifted using <<.</li>
- This packed format reduces memory usage and accelerates subsequent XNOR operations in binary convolution layers.

The packed values are stored in a 3D array input\_layer1, where each 3x3 window is represented as a single 16-bit value.

Figure 1 3 Preprocessing of Input Image (IM2COL)

- i. input\_image:3D array holding the original MNIST images of size 28x28.
- ii. input\_layer1:3D array storing the packed 3x3 regions of size 26x26 (as the 3x3 kernel sliding window reduces the effective size).

### iii. Bit Packing:

The least significant bit (LSB) of each pixel is extracted and shifted to its corresponding position in the 9-bit structure.

#### iv. Parallelization:

The code is "unrolled" to explicitly handle each pixel in the 3x3 window, enhancing readability and ensuring efficient parallel implementation.

### 3. Convolution Layer 1

In the first convolutional layer, computations are performed using XNOR and popcount operations, which are highly efficient for binary data processing. These operations accelerate the convolution process compared to conventional arithmetic operations. The #pragma HLS PIPELINE directive is applied to the innermost loop with an Initiation Interval (II) of 1, ensuring that operations are pipelined effectively.

Pipelining allows multiple operations to overlap, improving hardware throughput by processing new iterations before previous ones are fully completed. This is particularly important in the convolution layer, where the same computation (XNOR and popcount) is repeated for a large number of inputs and kernels. The loop is "flattened" and explicitly written to enhance hardware synthesis and maximize parallel execution.

In the following function, popcount9 computes the number of matching bits from the XNOR result, and the activation function is applied to binarize the output values.

Figure 1 4 conv1 Layer computation

After passing through the first convolutional layer, the output values are packed into a uint16\_t format using the IM2COL approach. This transformation reorganizes the binary output data into a compact structure,

aligning it for the next convolutional layer.

IM2COL simplifies convolution into matrix multiplications, enabling efficient reuse of the same data and improving hardware throughput. The loop is unrolled and explicitly written to allow parallel computation for each 3x3 sliding window. Similar to the previous function, #pragma HLS PIPELINE is applied to ensure that the bit-packing operations are pipelined for maximum efficiency.

Figure 1 5 Output of conv1 Layer is packed into uint16\_t.

### 4. Convolution Layer 2

The second convolutional layer is the most computationally expensive part of the network, as it processes all channels with a high number of operations. To address this bottleneck, significant optimization is applied using loop unrolling and pipelining techniques to maximize parallel execution and minimize latency.

# • Loop Unrolling:

The inner loop that iterates over the channels (c = 0 to 15) is unrolled with a factor of 16 using the #pragma HLS UNROLL factor=16 directive. This aggressive level of unrolling allows simultaneous computation across all 16 channels, significantly reducing the number of clock cycles required. Compared to the implementation without unrolling, this optimization resulted in a 5x speedup.

# • Pipelining:

The second part of the layer performs average pooling over a 2x2

region. To further optimize latency, #pragma HLS PIPELINE II=1 is applied to ensure that new iterations of the pooling loop begin every clock cycle, maintaining a steady flow of data.

After average pooling, the output values are flattened into a 1D array to prepare for the fully connected layer. This flattening process ensures the data is stored sequentially, ready for further processing.

## 5. Packing Flatten Output

After the average pooling and flattening stages, the output data is packed into a more compact format using 8-bit containers (uint8\_t). This process involves filling each byte starting from the most significant bit (MSB) with consecutive binary values from the flattened data. The goal is to reduce the memory footprint and prepare the output for efficient transfer or further computation.

The function pack\_flatten\_output iterates through the flattened data and shifts the binary values into their respective bit positions within an 8-bit current\_byte. Once all 8 bits of the current\_byte are filled, the byte is stored in the output array packed\_output.

Given that the packing process is relatively lightweight in terms of computation time, no further optimizations, such as pipelining or unrolling, were applied.

# 6. Fully Connected Layer

The fully connected (FC) layer is implemented to perform the final classification stage of the network. This layer computes the weighted sum of the binary-packed input data using XNOR and popcount operations, which are efficient for binary neural networks. Although this design considers optimization, additional resource constraints, such as memory usage, were prioritized, leading to a straightforward implementation.

Compared to earlier stages (convolution and pooling), the fully connected layer requires relatively less computation time and is not a critical performance bottleneck. Therefore, further optimizations like pipelining or unrolling were not applied.

### 7. Output Stream

The final output of the fully connected layer is sent out using an output stream interface, which efficiently transmits data in a sequential manner. This approach aligns with AXI-stream protocols often used in hardware systems, facilitating real-time and resource-efficient data communication.

The store\_output function iterates through the output data (fc\_output), which contains the classification results for each batch and outputs the values into an AXI-compatible stream (output\_stream).

The push\_stream function wraps the data and appends an end-of-stream (EOS) flag for the last value in the stream, signaling the completion of data transfer.

#### 8. Overall

Overall, the structure of the top module is shown below, where array partitioning of buffers is applied to facilitate parallel access during computation.

```
// Process each tile

// 1. Load Input Tile

load_input(input_stream, input_image);

// 2. Pre-processing input_image

pre_processing(input_image, input_layer1);

// 3. Layer 1: Convolution

layer1_conv2d(input_layer1, output_layer1);

// 4. Layer 1: Packing

layer1_packing(output_layer1, input_layer2);

// 5. Layer 2: Convolution + Avg Pooling

layer2_conv2d(input_layer2, flatten);

// 6. Pack Flattened Output

pack_flatten_output(flatten, packed_output);

// 7. Fully Connected Layer

layer3_fc(packed_output, fc_output);

// 8. Store Output Tile

store_output(output_stream, fc_output);
```

### 9. Hardware Dataflow and Structure



# IV. Hardware Synthesis

### 1. C-simulation

The testbench is set as below. (See the number patterns on the right.)

```
#include <iostream>
#include <cetor>
#include <cetor

#in
```



The results show that Max Index matches the number shown in each input.

# 2. C synthesis

After synthesizing the ip, the Synthesis Report shows:



- Clock Frequency: 10.00ns (estimated: 9.634ns)
- Resource Utilization:



• # of Cycles: 1,292,965 (12.910 ms)

# 3. Vivado Top diagram





## 4. Execution on PYNQ



Running on PYNQ, the time took for execution of all 70,000 images was 97.88 seconds

Figure 1 6 Execution time of TPU on PYNQ

while FP32 CPU took 371.40 seconds.

| 94%                                  |
|--------------------------------------|
| 98.89409984871406                    |
| 97%                                  |
| 98.87077826725404                    |
| 100%                                 |
| Final Accuracy: 98.82%               |
| Total Inference Time: 371.40 seconds |

Figure 1 7 Accuracy and Runtime of FP32 CPU

| ● Module Hierarchy • • • • • • • • • • • • • • • • • • • |                |      |     |      |      |         |         |               |  |  |
|----------------------------------------------------------|----------------|------|-----|------|------|---------|---------|---------------|--|--|
|                                                          | Negative Slack | BRAM | DSP | FF   | LU   | Latency | nterval | Pipeline type |  |  |
| ▼                                                        | 0.88           | 231  | 1   | 2146 | 1546 | 1290965 | 290966  | none          |  |  |
| layer2_conv2d                                            | -              | 16   | 0   | 1078 | 281  | 515681  | 15681   | none          |  |  |
| layer1_packing                                           | -              | 0    | 0   | 317  | 238  | 460804  | 60804   | none          |  |  |
| Iayer1_conv2d                                            | 0.88           | 1    | 1   | 260  | 52   | 108961  | 08961   | none          |  |  |
| <ul><li>pre_processing</li></ul>                         | -              | 0    | 0   | 174  | 55   | 41101   | 1101    | none          |  |  |
| <ul><li>layer3_fc</li></ul>                              | -              | 3    | 0   | 83   | 27   | 86621   | 6621    | none          |  |  |
| <ul><li>load_input</li></ul>                             | -              | 0    | 0   | 48   | 20   | 8421    | 421     | none          |  |  |
| <ul><li>store_output</li></ul>                           | -              | 0    | 0   | 29   | 14   | 221     | 21      | none          |  |  |
|                                                          |                |      |     |      |      |         |         |               |  |  |

### Runtime breakdown:

- Load Input (8,421): 0.65%
- Pre-processing (41,101): 3.18%
- Conv1 (108,961): 8.44%
- Conv1 Packing (460,804): 35.69%
- Conv2 (515,681): 39.95%
- Fully Connected (86,621): 6.71%
- Store Output (221): 0.02%

### V. Discussion

In our project, the hardware implementation achieved an accuracy of 93.89%, which is slightly lower than the 98.82% accuracy obtained on the FP32 CPU implementation. However, the execution time for our hardware was 97.88 seconds, significantly reducing the FP32 inference time of 371.40 seconds by approximately 73.65%. On the PYNQ board, the FP32 inference took even longer, requiring about 3.5 hours, which underscores the efficiency of our hardware implementation.

Figure 1 8 Final Accuracy of BNN on PYNQ board

Despite these improvements, there are still areas for further optimization. As mentioned earlier, the sign function was approximated using the STE-based tanh function, which can introduce errors for values close to zero due to the approximation's inherent nonlinearity. This limitation may slightly affect the final accuracy of the network.

Additionally, we used the C++ standard data types uint8 and uint16 for activation and weight storage. This approach was suboptimal for the 9-bit binary activations and weights, as the design used 16 bits for storage despite requiring only 9 bits. This resulted in inefficient resource utilization. By replacing the standard types with ap\_uint<>, we expect to achieve better utilization of hardware resources, reducing unnecessary overhead and improving efficiency.

Overall, while our implementation demonstrates substantial improvements in inference time compared to FP32, future work addressing data type efficiency and approximation accuracy can further enhance the performance and resource utilization of the design.

### VI. Role & contributions of each team member

### 20201082 H. Kim

- Design and implementation of hardware architecture, including HLS coding, functional debugging, and performance optimization
- Development of the initial BNN software pipeline, including training and inference framework setup
- Project management through schedule planning, role distribution, and overall task coordination

# 20211184 H. Yang

- BNN model optimization through parameter tuning (threshold adjustments) to achieve high-accuracy weight extraction
- Development of auxiliary scripts for HW implementation, including LUT value formatting and bit-packing automation
- Refining final report into the completed version, creating project presentation (PPT) and drafting the presentation script