

# Design and Implementation of a Pipelined RISC-V Processor in SystemVerilog

#### Supervisor

Prof. Joycee Mekie Kailash Prasad

#### Ruchit Chudasama

B.Tech 3rd year
Electrical Engineering
IIT Gandhinagar

## Aryan Gupta

B.Tech 3rd year
Electrical Engineering
IIT Gandhinagar

## Outline



- 1. Motivation
- 2. Design
- 3. Simulations
- 4. Challenges faced
- 5. The way ahead

## WHY RISC-V?



- Open Source
- Reduced Complexity
- Modular Design
- Scalable
- Community-Driven

## RISC-V Datapath+Control (without pipelining)





## WHY PIPELINED RISC-V?



- Increased throughput
- Lower power consumption
- Better utilization of resources

## RISC-V Datapath+Control (with pipelining)





# RISC-V Datapath+Control (with pipelining)





## **Design Specifications and Assumptions**



- Instruction size: 32-bit
- 64-bit processor
- 32 registers
- Size of Instruction Memory = 128\*32 bits
- Size of Data Memory = 128\*64 bits

- PC is updated on posedge of clk
- Instruction memory is read on negedge of clk
- All the pipeline registers are updated on posedge clk
- Read from regfile is asynchronous
- Write to regfile happens on negedge of clk
- Data Memory RW happens on negedge of clk
- Little Endian

#### Instructions



We will be examining an implementation that includes a subset of RISC-V instruction set:

R-type instructions: add, sub, and, or

I-type instructions: load doubleword (ld)

S-type instructions: store doubleword (sd)

B-type instruction: branch if equal (beq)

| Name       | A second       | Fields          |       |        |               |        |  |
|------------|----------------|-----------------|-------|--------|---------------|--------|--|
| (Bit posit | ion) 31:25     | 24:20           | 19:15 | 14:12  | 11:7          | 6:0    |  |
| a) R-type  | funct7         | rs2             | rs1   | funct3 | rd            | opcode |  |
| b) I-type  | immediate[:    | immediate[11:0] |       | funct3 | rd            | opcode |  |
| (c) S-type | immed[11:5]    | rs2             | rs1   | funct3 | immed[4:0]    | opcode |  |
| d) SB-type | immed[12,10:5] | rs2             | rs1   | funct3 | immed[4:1,11] | opcode |  |

# Explaining the ISA



| Instruction | Execution/address calculation stage control lines |        | Memory access stage control lines |              |               | Write-back stage<br>control lines |               |
|-------------|---------------------------------------------------|--------|-----------------------------------|--------------|---------------|-----------------------------------|---------------|
|             | ALUOp                                             | ALUSrc | Branch                            | Mem-<br>Read | Mem-<br>Write | Reg-<br>Write                     | Memto-<br>Reg |
| R-format    | 10                                                | 0      | 0                                 | 0            | 0             | 1                                 | 0             |
| Id          | 00                                                | 1      | 0                                 | 1            | 0             | 1                                 | 1             |
| sd          | 00                                                | 1      | 0                                 | 0            | 1             | 0                                 | X             |
| beq         | 01                                                | 0      | 1                                 | 0            | 0             | 0                                 | X             |

| Instruction | ALUOp | operation        | Funct7<br>field | Funct3<br>field | Desired<br>ALU action | ALU control input |
|-------------|-------|------------------|-----------------|-----------------|-----------------------|-------------------|
| ld          | 00    | load doubleword  | XXXXXXX         | XXX             | add                   | 0010              |
| sd          | 00    | store doubleword | XXXXXXX         | XXX             | add                   | 0010              |
| beq         | 01    | branch if equal  | XXXXXXX         | XXX             | subtract              | 0110              |
| R-type      | 10    | add              | 0000000         | 000             | add                   | 0010              |
| R-type      | 10    | sub              | 0100000         | 000             | subtract              | 0110              |
| R-type      | 10    | and              | 0000000         | 111             | AND                   | 0000              |
| R-type      | 10    | or               | 0000000         | 110             | OR                    | 0001              |



| Signal name | Effect when deasserted                                                           | Effect when asserted                                                                                    |
|-------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| RegWrite    | None.                                                                            | The register on the Write register input is written with the value on the Write data input.             |
| ALUSrc      | The second ALU operand comes from the second register file output (Read data 2). | The second ALU operand is the sign-extended, 12 bits of the instruction.                                |
| PCSrc       | The PC is replaced by the output of the adder that computes the value of PC + 4. | The PC is replaced by the output of the adder that computes the branch target.                          |
| MemRead     | None.                                                                            | Data memory contents designated by the address input are put on the Read data output.                   |
| MemWrite    | None.                                                                            | Data memory contents designated by the address input are replaced by the value on the Write data input. |
| MemtoReg    | The value fed to the register Write data input comes from the ALU.               | The value fed to the register Write data input comes from the data memory.                              |

## Initialisation of Instruction Memory and Registers



| R0  | -32   |
|-----|-------|
| R4  | -64   |
| R8  | -2015 |
| R12 | -4020 |
| R16 | -2015 |
| R20 | 19    |
| R24 | 19    |
| R28 | -1008 |
|     |       |

## Simulation for R-type and B-type instruction



Add Instruction (R2 = R0 + R4)



#### Branch Instruction (BEQ R8, R16)



#### Simulation for Load-Store Instructions



Store Instruction (mem[R0 + imm] = R28)



Load Instruction (R4 = mem[R24 + imm])



## Simulation RAW pipelining hazard



$$R4 = R0 + R4$$
$$mem[R0+imm] = R4$$



## Pre-Synthesis with netlist of individual modules



- During our attempts to synthesize the entire RISC-V design using Genus, it caused the
  optimization of the design to remove essential logic, resulting in NULL output.
- Consequently, we opted to synthesize each module's netlist separately and create a separate
  module for the pipeline registers in the top module.
- By doing so, we ensured that the top module had no logic.
- Subsequently, we executed pre-synthesis using these individual netlists and the top\_processor.sv module, resulting in correct output.



## Post-Synthesis with netlist of individual modules



- During the post-synthesis phase, we faced a hold violation error caused by the presence of scan flops.
- To address this issue, we utilized the "set\_dont\_use" command with the specific name of the scan flop, resulting in the removal of all scan flops in the individual netlists.
- However, this approach led to the emergence of setup violations in our design, ultimately causing it to malfunction.
- Despite attempting to resolve the issue by increasing the clock period to 100 ns, we were unable to eliminate the timing violations.



### References



Computer Organisation and Design: The Hardware/Software interface (RISC-V Edition) By David A. Patterson and John L. Hennessy