# Syllabus & Course Information

Digital Hardware Design Laboratory

ECE 2031

Fall 2024

Georgia Institute of Technology School of Electrical and Computer Engineering

Kevin Johnson Thomas R. Collins

# **Contents**

| General Information                               | 1  |
|---------------------------------------------------|----|
| Prerequisites and Co-requisites                   | 1  |
| Course Goals and Learning Outcomes:               | 2  |
| Course Objectives                                 | 2  |
| Course Outcomes                                   | 2  |
| Topics                                            | 3  |
| Faculty and Staff                                 | 4  |
| Required Books and Materials                      | 4  |
| Instruction in Lecture and Lab                    | 5  |
| Lecture Attendance Policy                         | 5  |
| Lab Attendance Policy                             | 5  |
| Communication                                     | 6  |
| Canvas                                            | 6  |
| Online Discussion                                 | 6  |
| Course Grade, Assessments, and Assignments        | 7  |
| Extra credit                                      | 8  |
| Absences and Late Work                            | 8  |
| Excused Absences                                  | 8  |
| Unexcused Missed Exams                            | 9  |
| Unexcused Missed Lab Quizzes                      | 9  |
| Unexcused Missed Asynchronous Learning Activities | 9  |
| Unexcused Participation Activities                | 9  |
| Unexcused Missed Practical Exercises              | 9  |
| Unexcused Late Lab Work                           | 9  |
| Unexcused Late Documents and Presentations        | 9  |
| Grade Disputes                                    | 10 |
| Honor Code                                        | 10 |
| Student-Faculty Expectations Agreement            | 11 |
| Accommodations for Individuals with Disabilities  | 11 |

# **General Information**

This document provides logistical material for the Digital Design Laboratory and ECE 2031. The course schedule and due dates for assignments are on Canvas.

The course will be fully on campus, subject to any changes in direction from campus leadership. The physical laboratory contains stations with a computer, prototyping unit, oscilloscope, and programmable logic development board, as shown below. Students will purchase their own breadboard and related hardware, allowing some flexibility in doing work at home, but regular attendance in lab (at the scheduled time) is required for most lab work, lab check-offs, and other activities.



# Prerequisites and Co-requisites

Either ECE 2020 or CS 2110 is a required prerequisite in digital logic theory, with a minimum grade of C. General programming experience and use of integrated development environments, such as from ECE 2035 or ECE 2036, is also required.

# **Course Goals and Learning Outcomes:**

The goal in ECE 2031 is to experience the conception, design, fabrication, and testing of digital hardware in a hands-on setting.

Laboratory projects will use a PC-based CAD tool environment that supports schematic capture, logic simulation, and VHDL-based logic synthesis on FPGAs (Field Programmable Gate Arrays). Discrete logic devices will be used for two designs, but VHDL-based logic synthesis on FPGA-based design boards will be used for more advanced design implementations. The semester will culminate with a design project specified and undertaken by teams of four to five students.

Technical communication skills are developed through laboratory reports, project documentation, and an oral presentation.

### **Course Objectives**

As described at <a href="https://www.ece.gatech.edu/courses/course\_outline/ECE2031">https://www.ece.gatech.edu/courses/course\_outline/ECE2031</a>, the objectives for students are to

- 1. apply their knowledge from ECE 2020 (or CS 2110) to practical laboratory experience in digital computing systems.
- 2. apply the concepts of basic combinational logic circuits, sequential circuit elements, and programmable logic in the laboratory setting.
- 3. develop familiarity and confidence with designing, building and testing digital circuits, including the use of CAD tools.
- 4. develop team-building skills and enhance technical knowledge through both written assignments and design projects.

#### **Course Outcomes**

Also from the ECE web site, upon successful completion of this course, students should be able to be able to do the following:

- implement combinational logic circuits both with TTL devices on a protoboard and within a complex PLD.
- analyze the timing of digital circuits with oscilloscopes and logic analyzers.
- design and implement state machines to meet design specifications.
- design circuits with a graphical schematic CAD editor.
- simulate circuits within a CAD tool and compare to design specifications.
- design, implement, and simulate circuits using VHDL.
- implement a simple computer within a PLD.
- write machine language programs and assembly language programs for the simple computer.
- use a complex sequential logic circuit as part of a solution to an open-ended design problem.
- write laboratory reports and documentation conforming to technical writing standards.
- work effectively as team members to develop and write a group report.
- work effectively as team members to design an approved project.

### **Topics**

The primary topics of the course include

- CAD Tools
- Combinational logic design using multiple methods: discrete logic devices, schematic capture for FPGAs, and VHDL
- Examination of real timing issues on hardware using software simulation and hardware test equipment (oscilloscope)
- State machine specification, design, simulation, and implementation with multiple methods
- VHDL models of basic gates and logic operations
- Logic synthesis and simulation using VHDL
- Design verification with a logic analyzer
- VHDL models of data storage elements
- ROM and RAM implementations on an FPGA board
- Hardware design of a simple computer with ALU, registers, control unit, memory, instructions, and I/O
- VHDL-based simple computer simulation and implementation on FPGA board
- Machine language and assembly language programming for the simple computer
- Simulation and implementation of programs on the FPGA board
- Final design project problem specification (examples: video game, control application, robot, or contest)
- Hardware and tools available to solve the final design project problem
- Project engineering issues: top-down vs. bottom-up design, hierarchical decomposition, and modularity

The learning outcomes for this course are proficiency in all of the topics listed above.

The ECE Undergraduate Professional Communication Program (UPCP), often called the "Writing Program," is integrated with ECE 2031. This will be the first of several courses in ECE in which you are instructed in techniques for presenting technical information. CS and other majors taking ECE2031 have the same technical communication requirements and get the same advice and consultation on written and oral communication skills.

# **Faculty and Staff**

With over 200 students in ECE 2031 during some semesters, this course requires a large group of faculty and staff to provide some personal attention to each student.

Senior Lecturer Kevin Johnson (<u>KJohnson@gatech.edu</u>) is the primary instructor. Along with Dr. Collins (below), he creates the course content and assessments and oversees all grading. He also manages the graduate and undergraduate TAs, and administrates the lab.

Office Hours: Pettit (MiRC) 222 Fridays 12pm – 2pm, or by request. If possible, please email before coming to ensure that the time is still available.

**Dr. Thomas Collins** (tom.collins@gatech.edu) is the co-instructor of the course. He works with Kevin on all aspects of the course.

Office Location: Klaus Building, Room 1340

The **UPCP GTAs** (Graduate Teaching Assistants) handle the grading of all written reports and most non-exam assignments. A GTA is assigned to each laboratory section and is in the lab during the first 1.5 hours to administrate the lab quizzes and other lab assignments. Students should always contact their GTA first for any questions about assignment that they grade.

The **UTAs** (Undergraduate Teaching Assistants) are undergraduate students who have been through the course and have returned to provide students with assistance. They will be in the lab during scheduled sections and during open hours. They are familiar with the laboratory exercises, and are the best source of immediate assistance in the lab.

# Required Books and Materials

There are no required textbooks for this course. All text is available electronically.

There will be no assignments made from the textbook *Rapid Prototyping of Digital Systems*, by J. O. Hamblen, T. S. Hall, and M. D. Furman ("SOPC Edition"), but for anyone who seeks additional background, an electronic version is available online through the Georgia Tech library.

For any students who desire additional prerequisite logic course coverage, a recommended textbook is <u>Harris and Harris</u>, <u>Digital Design and Computer Architecture</u>. No assignments will be made in this textbook, but students often ask for suggestions, and this not only covers the core aspects from the prerequisite, but also provides some additional coverage of VHDL, which will be covered in this course, and it is available for free through the library.

In addition to the online materials, you will need to have the following:

- A reliable home computer, meeting the requirements described in Lab 0.
- A kit of integrated circuits (logic chips), wires, a protoboard (breadboard), and other small electronics prototyping parts detailed on Canvas.
- A USB flash drive.

Your personal computer should be available for you to install software during the first week of class. The personal electronic hardware items and USB flash drive described above are needed for the second lab, done in the third week of classes (see the schedule on Canvas).

### Instruction in Lecture and Lab

The lecture periods (sections A/CSA/B/CSB) each week are usually used to elaborate on concepts that are introduced outside of class in asynchronous learning activities or background reading. This maximizes the chances of students being prepared to understand the laboratory assignments for the following week. The lecture period may include some review of prerequisite material in the context of the laboratory environment. Some lectures also provide instruction on technical communication or related topics.

Lab work is almost entirely self-guided and is designed to allow students to work through design problems and get hands-on experience with prototyping and testing digital hardware. As described earlier, Teaching Assistants will be available in the lab for immediate assistance with lab steps during scheduled times.

# **Lecture Attendance Policy**

The lectures will be in-person. Recordings will be made available (as long as technical difficulties don't prevent it) but only for the purpose of later reference or catching up from excused absence.

Students will receive participation credit by answering Point Solutions questions synchronously in class or by completing other real-time tasks. We recommend accessing Point Solutions <u>from</u> Canvas to ensure that your login is associated with your school account.

# Lab Attendance Policy

Lab attendance is not explicitly recorded, but some assignments, in particular the lab quizzes and the practical exercises, must be done in the lab during each student's scheduled lab time, so attendance is effectively required at those times. Each student also has priority for lab hardware during their scheduled lab time, so it is highly recommended that students use that time to complete lab work. Students may also use other lab sections as open hours if there is space and a proctored activity is not taking place (most notably lab quizzes and practical exercises).

### Communication

#### Canvas

Canvas is the primary means of navigating the course, using the <u>Modules</u> page. You may have already viewed some Canvas content, including announcements. If not, go to <a href="http://canvas.gatech.edu">http://canvas.gatech.edu</a>, log in with your Tech credentials, and you should see ECE 2031 as one of your courses.

We will make all important class-wide announcements via Canvas. Individual communication will either be through Canvas direct messages or through GT email.

#### Online Discussion

Piazza is used as the primary online forum for this course. A link to the Piazza ECE 2031 course page is included within Canvas. Once you have the link, you can use it outside of Canvas, if that is how you prefer to access it.

Acceptable questions include clarification of assignments, methods of problem solving, locations for additional information, tips and tricks for using the laboratory tools, deeper discussion on course topics, etc. Seeking direct answers to fundamental lab exercises is inappropriate and considered to be a violation of the honor code, as is answering such questions. Dr. Collins and Kevin Johnson will participate in the Piazza interaction, as well as some of the TAs.

For sensitive questions, post visibility can be limited to faculty only; however, if it is determined that the question is both valid and general in nature, the post might be opened to the entire class.

Check Canvas and Piazza often!

# Course Grade, Assessments, and Assignments

Letter-grade cutoffs use the following scale:

- A ≥90.0%
- B  $\geq 80.0\%$  and  $\leq 90\%$
- C  $\geq$ 70.0% and  $\leq$ 80%
- D  $\geq 60.0\%$  and < 70%
- F <60.0%

The course grade is determined according to the following weights:

- 20% synchronous exam
- 20% lab quizzes (nine quizzes, lowest score dropped)
- 10% two practical exercises
- 20% eight structured labs
  - o Correct completion of lab work (800 points)
  - o Clear and effective presentation of lab results (350 points)
- 5% asynchronous learning activities
- 5% class participation
- 20% prepared work related to design project:
  - Proposal Presentation
    Design Logbook
    Technical Checkpoint
    Project Demonstration
    Project Files
    (200 points)
    (150 points)
    (200 points)
    (300 points)
  - Project Summary (150 points)

<u>There is no exam during finals week.</u> The project replaces the final exam, and some of the project-related assignments are due on the final instructional days of the semester.

The in-class exam will be taken during lecture time.

Lab quizzes will be given for each of the eight labs, and early in the project. The quizzes are proctored assessments, and together form the equivalent length of an exam and carry a similar weight. Each quiz is focused on the current background reading and prelab exercises, recent asynchronous material, and the most recent lecture, but can also be related to earlier course information and lab work. They must be taken at the start of the relevant lab session, in the laboratory.

Online asynchronous quizzes associated with asynchronous learning activities will be given multiple times during the semester, related to some material that students are supposed to view outside of class, usually prior to a related lecture or lab. The deadlines for online quizzes will be shown on each one on Canvas.

Class participation includes credit for participating in lecture activities as well as completing surveys or other small tasks.

An optional alternative for one of the lab reports involving attending a guest lecture may be made available. If so, details will be posted on Canvas.

#### Extra credit

Offering a higher grade for additional work is not fair to students with a tight schedule, so there are no opportunities for extra credit in this class. There are many opportunities to get perfect scores simply by participating and being on time. These are the rewards to students who are diligent throughout the semester.

That said, if your final grade is within 0.50 points of a letter grade boundary, your individual performance can be reviewed at your request. You should make your case that your understanding of the course material is "excellent" for an A or "good" for a B, which are the <u>official Institute descriptions</u> of those letter grades.

- Consistently reading and making an effort to understand the material from the labs in a timely manner throughout the semester reflects positively on you. The lab manual has areas where you can submit responses to prompts, and you are encouraged to use those as you complete labs to build a history of your engagement with the material.
- It is *not* relevant how *much* time you spent; it is much more important that what time you spent was put to good use.
- The lab quizzes, practical exercises, and exam are the best indicators of your conceptual understanding of the course material. Lab work is akin to homework it can be done in collaboration with TAs and peers, and so is not a good indicator of understanding.
- Your personal work during the project can be a good indicator of your understanding of course material. You are encouraged to use the logbook to record your individual achievements and progress throughout the project, as well as that of your team.
- Ultimately, grades are based on performance understanding the material and being able to apply it to solving problems.

Note that if the entire class gets bonus points (e.g. for CIOS completion), those points do not affect the definitions of letter grades (excellent, good, and satisfactory), so although you can still make your case, there will be a larger score gap for you to justify.

### **Absences and Late Work**

#### **Excused Absences**

Specific procedures for excused absences are described in more detail on the "Handling Absences" page on Canvas. In general:

For excused absences falling under institute guidelines (school function, illness, injury, etc.; see <a href="http://www.catalog.gatech.edu/rules/4/">http://www.catalog.gatech.edu/rules/4/</a>), at the earliest opportunity, Kevin Johnson, Dr. Collins, and your GTA should be contacted. In particular, both instructors should be contacted about making up assessments (tests, practical exercises, etc.), and the GTA should be contacted about lab-related work (lab reports, writing assignments, lab quizzes, etc.).

For circumstances not specifically covered by institute policy (job interviews, transportation problems, personal crises, etc.), contact both instructors as soon as the situation is known. If it is deemed excusable, appropriate (perhaps partial) accommodation will be made.

See the "Handling Absences" page on Canvas for specific procedures.

#### **Unexcused Missed Exams**

In general, an unexcused missed exam will result in a grade of zero. However, it would be to the advantage of a student to discuss a missed exam at the first opportunity with Kevin or Dr. Collins.

#### **Unexcused Missed Lab Quizzes**

Lab quizzes not taken during the allowed period, if unexcused, can still be taken with a penalty of 0.625% per hour (15% per 24 hours). Lab quizzes are <u>proctored</u>, and must be taken in-person with a GTA or instructor, who can unlock the quiz if needed.

### **Unexcused Missed Asynchronous Learning Activities**

A penalty of 0.625% per hour will be applied for unexcused late online quizzes/activities. These quizzes are typically not difficult, so a student who completes all of them on time can easily end up with an average of 100%, whereas a student who completes all of them one day late will end up with an average of 85% at best.

#### **Unexcused Participation Activities**

At several times during the semester, including every lecture, there will be participation activities such as surveys or short-answer questions. This category can also include simple tasks done on time. Some credit for these activities is based on simply completing them, and some is based on correctly answering questions. There is no option for credit if an absence is unexcused. For excused absences, the assignment will be marked "excused" in Canvas, which effectively removes the assignment from your grade entirely.

#### **Unexcused Missed Practical Exercises**

Practical exercises take place at the beginning of the lab section at two specific times in the semester shown in the class schedule. Students who miss the exercise will be given the opportunity to make it up in a later section or other time within one week with a 15% penalty.

Because each exercise involves some setup, and everyone needs to begin together, students who arrive more than five minutes after the section begins will not be allowed to take the exercise during that section.

### **Unexcused Late Lab Work**

Completion of lab steps is recorded via check-offs, which are earned by showing or demonstrating the result of specific lab steps to a UTA.

There are two categories of check-offs: those associated with prelab work, and those associated with in-lab work. Both categories have a soft deadline, after which the check-off credit is reduced by 15%, and a hard deadline, after which the check-off is not accepted. The deadlines are set to encourage completing prelab work before a student's scheduled lab time and completing lab work during a student's scheduled lab time, and to keep everyone on the expected semester schedule.

Specific information about the current semester's deadlines is available on Canvas.

#### **Unexcused Late Documents and Presentations**

Unexcused late lab reports and most other communication assignments will be penalized 0.625% per hour. Missed presentations will be penalized 15% per day (starting as soon as they are late) and must be made up within the timeframe that presentations are occurring (usually a few days).

# **Grade Disputes**

All students have the right to ask questions about the grades they receive on assignments. Students who wish to discuss their grade must follow the procedures outlined below:

- 1. If the assignment was graded by your GTA, visit their office hours or make an appointment with them to discuss the grade. If you still have questions about your grade for a writing assignment, contact Kevin Johnson with a message that clearly and concisely explains the problem.
- 2. For questions about a quiz, exam, or practical exercise, send an email to Kevin and Dr. Collins.
- 3. Sometimes the above may be enough to solve the problem, but either party may request an appointment to discuss the grade.
- 4. When course instructors become involved in re-grading an assignment, the entire assignment will be reviewed, not just the area questioned by the student.

All requests to change grades must be initiated within one week of receiving the grade.

### Honor Code

Georgia Tech aims to cultivate a community based on trust, academic integrity, and honor. Students are expected to act according to the highest ethical standards. For information on Georgia Tech's Academic Honor Code, please visit

- http://www.policylibrary.gatech.edu/student-affairs/academic-honor-code
- <a href="http://honor.gatech.edu/">http://honor.gatech.edu/</a>

Any student suspected of cheating, plagiarizing, or receiving or giving inappropriate assistance will be reported to the Office of Student Integrity, who will investigate the incident and identify the appropriate penalty for violations. Some key points follow.

Plagiarism is the act of using words, ideas, or organizational patterns that are not your own and without giving credit to the source. It constitutes a serious offense and is a violation of the Academic Honor Code.

Students may discuss assignments in general terms with one another (unless specified as completely individual, including lab quizzes and exams), but all work should be generated individually unless it is explicitly labeled as group work. Specifically related to lab work, using work done by another student in any way is not allowed, as even viewing another student's work precludes the design and test process underpinning most of the lab work tasks.

Lab reports, in particular, must be completed individually. External resources, tools, references, or collaboration with people other than the course GTAs or instructors is not allowed. Both receiving and providing inappropriate amounts of help are academic misconduct. Failing to properly secure one's own work is considered providing that work to others, and intentionally accessing another's work, regardless of its source or location, is considered receiving that work.

External sources may be used during other communication assignments, but **you must cite the source(s)**, or the use of that information will be considered plagiarism. While properly citing an external source means that its use is not academic <u>misconduct</u>, its use may preclude receiving <u>credit</u> for the assignment if it undermines the purpose of you completing the assignment yourself.

# **Student-Faculty Expectations Agreement**

At Georgia Tech we believe that it is important to strive for an atmosphere of mutual respect, acknowledgement, and responsibility between faculty members and the student body. See this catalog page for an articulation of some basic expectation that you can have of faculty in this course and that we have of you. In the end, simple respect for knowledge, hard work, and cordial interactions will help build the environment we seek. Therefore, we encourage you to remain committed to the ideals of Georgia Tech while in this class.

### Accommodations for Individuals with Disabilities

If you are a student with learning needs that require special accommodation, contact the Office of Disability Services at (404)894-2563 or <a href="http://disabilityservices.gatech.edu/">http://disabilityservices.gatech.edu/</a> as soon as possible to make an appointment to discuss your special needs and to obtain an accommodations letter.

A survey early in the semester will gather basic information about your needs as they relate to most assignments. After taking that survey, email the instructors about anything not covered.

Note that accommodations are given per assignment. For example, as a lab exercise approaches where accommodations are needed, you must contact the instructors to arrange specific logistics. Having discussed accommodations at the start of the semester is not sufficient.