| Course Code                                                                           | ECE 510                                                                                                                          |                                                                                          |                                                                                                                                                                  |  |  |
|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Course Name                                                                           | Digital Hardware Design (DHD)                                                                                                    |                                                                                          |                                                                                                                                                                  |  |  |
| Credits                                                                               | 4                                                                                                                                |                                                                                          |                                                                                                                                                                  |  |  |
| Course Offered to                                                                     | UG/PG                                                                                                                            |                                                                                          |                                                                                                                                                                  |  |  |
|                                                                                       | partial reconfigurability thereby leading to                                                                                     | o optimal computational efficecause of their usefulness i                                | ontrol over arithmetic world-lengths and dynamic ciency. Integration of FPGA with ARM processor has in applications such as software defined radios, vision etc. |  |  |
| Course Description                                                                    | In this course, students will learn how to                                                                                       |                                                                                          | n FPGA using Verilog. Though this course assumes                                                                                                                 |  |  |
|                                                                                       | Pre-requisites Pre-requisites                                                                                                    |                                                                                          |                                                                                                                                                                  |  |  |
| Pre-requisite (Mandat                                                                 |                                                                                                                                  | Pre-requisite (Desirable)                                                                |                                                                                                                                                                  |  |  |
| ECE270 Embedded Lo                                                                    | <u> </u>                                                                                                                         |                                                                                          |                                                                                                                                                                  |  |  |
| *Please insert more rows if required  Post Conditions                                 |                                                                                                                                  |                                                                                          |                                                                                                                                                                  |  |  |
| CO1                                                                                   | CO2                                                                                                                              | CO3                                                                                      | CO4                                                                                                                                                              |  |  |
| Students are able to                                                                  | Students are able to write Verilog code to integrate on-board FPGA switches, VGA interface, memory, embedded hardware units etc. | Students are able to implement the algorithms on Zynq SoC via hardware software codesign | Students are able to design new IP with appropriate AXI interface                                                                                                |  |  |
|                                                                                       | N/a                                                                                                                              | okly Lastura Dlan                                                                        |                                                                                                                                                                  |  |  |
| Weekly Lecture Plan  Week Number   Lecture Topic   COs Met   Assignment/Labs/Tutorial |                                                                                                                                  |                                                                                          |                                                                                                                                                                  |  |  |
| Week 1-3                                                                              | Theory: FPGA Architecture (CLB,                                                                                                  | CO1, CO3                                                                                 | Lab + Homework: Verilog code, simulation and                                                                                                                     |  |  |
|                                                                                       | BRAM, DSP48) Lab: Combinational logic design, Synchronous and asynchronous logic design and arithmetic circuits                  | 551, 555                                                                                 | implementation: Comparators, Decoders/Encoders, code converters, ALU, counters, pulse-width modulation, Fibonacci sequence                                       |  |  |
| Week 4                                                                                | Theory: FPGA Architecture (Clock)<br>Lab: IP, Finite state machines                                                              | CO1, CO3                                                                                 | Lab + Homework: Door lock code, traffic lights, sequence detectors etc.                                                                                          |  |  |
| Week 5-6                                                                              | Theory: AXI protocol<br>Lab: VGA based game design                                                                               | CO1, CO2, CO3                                                                            | Lab + Homework: VGA stripes, screen saver, Video game                                                                                                            |  |  |
| Week 7-9                                                                              | Theory: Zynq Architecture<br>Lab: Hardware software co-design                                                                    | CO2, CO3                                                                                 | Lab + Homework: Hardware software co-design                                                                                                                      |  |  |
|                                                                                       | Theory: Zynq Architecture<br>Lab: Hardware software co-design                                                                    | CO2, CO3                                                                                 | Lab + Homework: Hardware software co-design                                                                                                                      |  |  |
| Week 10-13                                                                            |                                                                                                                                  |                                                                                          |                                                                                                                                                                  |  |  |
|                                                                                       |                                                                                                                                  |                                                                                          |                                                                                                                                                                  |  |  |
| Week Number                                                                           | Laboratory Exercise                                                                                                              | COs Met                                                                                  | Platform (Hardware/Software)                                                                                                                                     |  |  |
| *Please insert more rov                                                               | ·                                                                                                                                | ssessment Plan                                                                           |                                                                                                                                                                  |  |  |
| Type of Evaluation                                                                    | % Contribution in Grade                                                                                                          | SSESSINGIL FIGH                                                                          |                                                                                                                                                                  |  |  |
| Quiz                                                                                  | 20                                                                                                                               |                                                                                          |                                                                                                                                                                  |  |  |
| Assignment                                                                            | 20                                                                                                                               |                                                                                          |                                                                                                                                                                  |  |  |
| Mid-sem                                                                               | 25                                                                                                                               |                                                                                          |                                                                                                                                                                  |  |  |
| End-sem                                                                               | 35                                                                                                                               |                                                                                          |                                                                                                                                                                  |  |  |
|                                                                                       |                                                                                                                                  |                                                                                          |                                                                                                                                                                  |  |  |
| <b>T.</b>                                                                             | Resource Material                                                                                                                |                                                                                          |                                                                                                                                                                  |  |  |
| Туре                                                                                  | Title  D. Harris and S. Harris, "Digital Design and Computer Architecture", Morgan Kauffmann, 2012.                              |                                                                                          |                                                                                                                                                                  |  |  |
| Textbook                                                                              |                                                                                                                                  |                                                                                          |                                                                                                                                                                  |  |  |

| Textbook          | R. Haskell and D. Hanna, "Learning by example using Verilog advanced digital design", LBE Books, 2014 |  |
|-------------------|-------------------------------------------------------------------------------------------------------|--|
| Textbook          | Uwe Meyer-Baese, Digital Signal Processing with Field Programmable Gate Arrays, Springer, 2007        |  |
| Internet Resource | Verilog tutorials: http://www.asic-world.com/verilog/veritut.html                                     |  |