# LC-3 Instructions, Control Structure and Calling Sequence Reference



+ Indicates instructions that modify condition codes



+ Indicates instructions that modify condition codes

#### **CS2110 REFERENCE SHEET**

| ADD  | 0001 | DR    | SR1        | 0 00    | SR2    |
|------|------|-------|------------|---------|--------|
| ADD  | 0001 | DR    | SR1        | 1       | imm5   |
| AND  | 0101 | DR    | SR1        | 0 00    | SR2    |
| AND  | 0101 | DR    | SR1        | 1       | imm5   |
| BR   | 0000 | n z p |            | Coffse  | et9    |
| JMP  | 1100 | 000   | BaseR      | 00      | 00000  |
| JSR  | 0100 | 1     | PCoffset11 |         |        |
| JSRR | 0100 | 0 00  | BaseR      | 00      | 00000  |
| LD   | 0010 | DR    | , , ,      | Coffse  | et9    |
| LDI  | 1010 | DR    | PCoffset9  |         | et9    |
| LDR  | 0110 | DR    | BaseR      |         | ffset6 |
| LEA  | 1110 | DR    | PCoffset9  |         | et9    |
| NOT  | 1001 | DR    | SR         | 1       | 11111  |
| ST   | 0011 | SR    |            | PCoffse | et9    |
| STI  | 1011 | SR    | PCoffset9  |         |        |
| STR  | 0111 | SR    | BaseR      | 0       | ffset6 |
| TRAP | 1111 | 0000  |            | trapve  | ect8   |
|      |      |       |            |         |        |

| Trap Vector | Assembler Name |
|-------------|----------------|
| x20         | GETC           |
| x21         | OUT            |
| x22         | PUTS           |
| x23         | IN             |
| x25         | HALT           |

| Device Register    | Address |  |
|--------------------|---------|--|
| Keybd Status Reg   | xFE00   |  |
| Keybd Data Reg     | xFE02   |  |
| Display Status Reg | xFE04   |  |
| Display Data Reg   | xFE06   |  |





| <b>Boolean Signals</b> |            |  |  |
|------------------------|------------|--|--|
| LD.MAR                 | GateMARMUX |  |  |
| LD.MDR                 | GateMDR    |  |  |
| LD.REG                 | GatePC     |  |  |
| LD.CC                  | GateALU    |  |  |
| LD.PC                  | LD.IR      |  |  |
| MEM.EN                 | MEM.WE     |  |  |

| MUX Name    | Possible Values                            |
|-------------|--------------------------------------------|
| ALUK        | ADD, AND, NOT,<br>PASSA                    |
| ADDR1MUX    | PC, BaseR                                  |
| ADDR2MUX    | ZERO, offset6,<br>PCoffset9,<br>PCoffset11 |
| PCMUX       | PC+1, BUS,<br>ADDER                        |
| MARMUX      | ZEXT, ADDER                                |
| MDR.SRC.MUX | BUS, MEM                                   |
| SR2MUX      | SR2, SEXT                                  |

#### if (R1>0) then .. else ..

ADD R1,R1,#0 ; if (R1>0) then BRNZ ELSE1

...[THEN part]...

BRNZP ENDIF1

ELSE1 NOP ; else

...[ELSE part]...

ENDIF1 NOP ; endif

# for (init; R1>0; reinit)

```
...[init loop]...
                            ; for (init;
FOR1 ADD
                  R1,R1,#0
         BRNZ ENDF1 ; R1>0;
    ...[FOR body]...
    ...[reinit loop]...
                            ; reinit)
         BRNZP FOR1
ENDF1 NOP
```

### while(R1>0)

WHILE1 ADD R1,R1.#0; while (R1>0)

BRNZ ENDW1

...[WHILE body]...

BRNZP WHILE1

ENDW1 NOP ; endwhile

#### do ... while(R1>0);

DO1 NOP ; do

...[DO WHILE body]...

ADD R1,R1,#0

BRP DO1; while(x)

### Boilerplate: Caller

before foo() returns - (3 arguments)

```
ADD R6, R6, -1; push(arg3) AND R0, R0, 0
ADD R0, R0, 3
STR R0, R6, 0
ADD R6, R6, -1; push(arg2)
AND R0, R0, 0
ADD R0, R0, 1
STR R0, R6, 0
ADD R6, R6, -1; push(arg1) V
LD R0, X
STR R0, R6, 0

JSR FOO; foo()
```

. . .

$$m = foo(x, 1, 3)$$
  
=  $x + 1 - 3$ 

|      | i |       | 1 0000     |
|------|---|-------|------------|
|      |   | SR2   | $\uparrow$ |
|      |   | SR1   |            |
|      |   | lv 1  |            |
|      |   | lv 0  |            |
|      |   | OldFP |            |
|      |   | RA    |            |
|      |   | RV    |            |
| SP-> | X | arg 1 |            |
| SP-> | 1 | arg 2 |            |
| SP-> | 3 | arg 3 | <b>↓</b>   |
| SP-> |   |       | FFFF       |

 $\Omega$ 

# Boilerplate: Caller

after foo() returns - (3 arguments)

```
JSR FOO ; foo()

LDR RO, R6, 0 ; m = RV

ST RO, M

ADD R6, R6, 4 ; pop 3+1 words
```

; and the function call is done!

$$m = foo(x, 1, 3)$$
  
=  $x + 1 - 3$ 

|      | old R2 | SR2   | $\uparrow$             |
|------|--------|-------|------------------------|
|      | old R1 | SR1   |                        |
|      |        | lv 1  |                        |
|      |        | lv 0  |                        |
|      | old R5 | OldFP |                        |
|      | old R7 | RA    |                        |
| SP-> | x+1-3  | RV    |                        |
|      | х      | arg 1 |                        |
|      | 1      | arg 2 |                        |
|      | 3      | arg 3 | ₩                      |
| SP-> |        |       | <sup>~</sup><br>  FFFF |

0000

# Boilerplate: Callee

0000 (3 arguments, 2 local variables (Iv), 2 saved registers (SR)) SP-> old R2 SR2 FP-3 ADDR6, R6, -4; push 4 words FOO old R1 SR1 FP-2 ; for RV, RA, OldFP, lv0 Iv 1 FP-1 set RV later STRR7, R6, 2 SP-> FP-> store RA lv 0 FP STR R5, R6, 1 store OldFP FP+1 old R5 OldFP ; set lv0 & 1 later RA FP+2 old R7 ADD R5, R6, 0; FP FP+3 RV ADDR6, R6, -3; push 3 words ; 2+2-1 (1v0)SP-> FP+4 arq 1 X STRR1, R5, -2; save SR1arg 2 FP+5 STRR2, R5, -3; save SR23 FP+6 arg 3 ...; foo() implementation

int foo(int a, int b, int c)

FFFF

• • •

# Boilerplate: Callee

(3 arguments, 2 local variables (lv), 2 saved registers (SR))

```
...;foo() implementation
; And now we're ready to return

LDRR1, R5, -2; restore SR1*

LDRR2, R5, -3; restore SR2

ADDR6, R5, 0; pop lv0/1 & SR1/2

LDRR7, R5, 2; R7 = RA

LDRR5, R5, 1; FP = OldFP

ADDR6, R6, 3; pop 3 words

RET; foo() is done!
```

|                     | 0000   |       |            |
|---------------------|--------|-------|------------|
| <del>SP-&gt;-</del> | old R2 | SR2   | $\uparrow$ |
|                     | old R1 | SR1   |            |
|                     |        | lv 1  |            |
| FP->                |        | lv 0  |            |
|                     | old R5 | OldFP |            |
|                     | old R7 | RA    |            |
| SP->                | x+1-3  | RV    |            |
|                     | х      | arg 1 |            |
|                     | 1      | arg 2 |            |
|                     | 3      | arg 3 | Ų ↓        |
|                     |        |       | FFFF       |

..

FP->

int foo(int a, int b, int c)...