## **CS211: LAB Report**

# Hardware Design Related Labs

By Rupesh Bhusare, 2203106

### **LAB 1:**

#### Adder:

1) Set the parameter DSIZE as 8 and 16 one by one and note the number of slices used and delay (in ns) in different cases. You need to implement each time after you change the parameter value to find out the number of slices and delay in ns. Plot the graph, area (vs) bit-width as well as delay (vs) bit-width for the adder module.

Table 1: Slices and delay for adder

| Parameter:<br>DSIZE | BIT-WIDTH | No of LUT slices | Delay in ns |
|---------------------|-----------|------------------|-------------|
| 8                   | 8         | 8                | 8.405       |
| 16                  | 16        | 16               | 9.415       |



### **Multiplier:**

1) Set the parameter DSIZE 8 and 16 one by one and note the number of slices occupied and delay in terms of (ns) for all cases. You need to synthesise each time (steps 6-13) after you change the parameter value to find out the number of slices and delay in ns. Plot the graph, area (vs) bit-width as well as delay (vs) bit-width for the multiplier module.

Table 2: Slices and delay for Multiplier

| Parameter:<br>DSIZE | BIT-WIDTH | No of LUT slices | Delay in ns |
|---------------------|-----------|------------------|-------------|
| 8                   | 8         | 34               | 12.130      |
| 16                  | 16        | 1 DSP            | 12.434      |



#### **ALU** module:

B. You need to set the input bit-width to 8 and 16 one by one and find out the number of slices used and the maximum combinational path delay in each case. You need to plot area (vs) bit-width as well as delay (vs) bit-width for the ALU module. In FPGA you cannot find the area directly so instead of the area you can take the number of slices, which would be considered proportional to the area.

Table 5: Slices and delay for ALU module

| Parameter:<br>DSIZE | BIT-WIDTH | No of slices | Delay in ns |
|---------------------|-----------|--------------|-------------|
| 8                   | 8         | 71           | 12.387      |
| 16                  | 16        | 72           | 15.024      |



### **LAB 2:**

### **Evaluation 1**

1) Plot the graph, area in LUT slices (vs) No. of registers (NREG) as well as delay (vs) No. of registers (NREG) for the register file module for NREG =4, 8, 16, 32, 64. Set DSIZE (bit-width of each register) =32.

| No. of registers(NREG) | Bit-width of the register(Dsize) | No of register slices used | No of LUT slices used | Minimum clock<br>Period in ns |
|------------------------|----------------------------------|----------------------------|-----------------------|-------------------------------|
| 4                      | 32                               | 128                        | 186                   | 5.333                         |
| 8                      | 32                               | 256                        | 302                   | 5.680                         |
| 16                     | 32                               | 512                        | 502                   | 5.946                         |
| 32                     | 32                               | 1024                       | 900                   | 6.653                         |
| 64                     | 32                               | 2048                       | 1894                  | 7.834                         |



2) Plot the graph, area in LUT slices (vs) bit-width of register (DSIZE) as well as delay (vs) bit-width of register (DSIZE) for the register file module for DSIZE =4, 8, 16, 32, 64. Set NREG (number of registers) =32.

| Bit-width of the register (DSIZE) | No. of registers<br>(NREG) | No of register slices used | No of LUT<br>slices<br>used | minimum clock<br>period in ns |
|-----------------------------------|----------------------------|----------------------------|-----------------------------|-------------------------------|
| 4                                 | 32                         | 128                        | 144                         | 5.517                         |
| 8                                 | 32                         | 256                        | 252                         | 6.028                         |
| 16                                | 32                         | 512                        | 468                         | 6.138                         |
| 32                                | 32                         | 1024                       | 900                         | 6.653                         |
| 64                                | 32                         | 2048                       | 1764                        | 7.168                         |



### **Evaluation 2**

1. Test the 32 bit datapath implementation by generating a test bench. Test bench can be generated in the 'simulation mode' by right clicking the top module and adding 'New source' to be 'Verilog test fixture'. Name the Verilog test bench and choose the corresponding top module to generate the test bench. Once the test bench is generated, you need to check the bit-width of the inputs and outputs, add the clock and the test inputs as shown below.



## **LAB 3:**

### This is the simulation i got for 3 stage pipeline code



### And this is the schematic diagram:



### **Report Utilization:**



#### Time summary:



### **LAB 4:**

This is the simulation i got for 4 stage pipeline code:



### And this is the **schematic diagram**:



### **Report Utilization:**



### Time summary:



A 3-stage pipelined processor consumes more Slice Look-Up Tables (LUTs) compared to a 4-stage pipelined processor. Additionally, the maximum total delay is higher in a 3-stage pipelined processor than in a 4-stage pipelined processor.